# Application Brief Utilizing Configurable Logic in System Design



#### Emrys Maier and Michael Marinello

#### Introduction

Configurable logic gates differ from programmable logic devices like FPGA, MCU, or CPLD products primarily in that configurable logic devices do not include any memory or fuses for configuration purposes. Configurable logic gates are integrated combinational logic circuits that provide a single Boolean logic function, but can be utilized to create a variety of logic functions depending on how the inputs are connected. The combinational logic circuit always remains the same, while only the used portion of that functionality changes. Each configurable function number provides a unique logic truth table which can be cleverly utilized to produce multiple logic functions. There are five primary configurable logic function numbers: '57, '58, '97, '98, '99. There are additionally two D-type flip-flops that include configurable logic which are denoted by the '100 and '101 functions.

Many automotive power-train architectures today require multiple gate drivers to efficiently and stably operate power MOSFETs. For correct operation, logic devices are utilized around these gates drivers to control various fault conditions. These commonly include both over current and over temperature detection signals in the form of PWMs. Depending on the system requirements, a variation of logic devices including flip-flops, buffers, inverters and logic gates are typically utilized to fully implement this PWM control logic. Though, with configurable logic products, many of these functions can be integrated into a singular chip. which in turn enables significant board space savings, BOM consolidation, and lower supply current consumption.

Configurable logic devices additionally include Schmitt-trigger input architecture on all inputs. Particularly in automotive applications where slow edges and transient voltage spikes are common, many logic circuits require multiple external Schmitt-trigger buffers to tolerate noisy or slow digital logic signals. The inclusion of Schmitt-trigger architecture allows for even greater consolidation of logic for additional board space savings.

#### **Configurable Logic Gates**

| Configurable Function Number | Complete Boolean Equation |  |  |  |  |  |
|------------------------------|---------------------------|--|--|--|--|--|
| '57                          | <b>Ā</b> • <b>C</b> +B∙C  |  |  |  |  |  |
| '58                          | !(Ā•C+B•C)                |  |  |  |  |  |
| '97                          | A•C+B•C                   |  |  |  |  |  |
| '98                          | !(A•C+B•C)                |  |  |  |  |  |
| '99                          | (A•C+B•C)⊕D               |  |  |  |  |  |

#### Table 1. Configurable Logic Boolean Equations

The majority of logic devices have part numbers of the form SN74**xx yyy** with **xx** being the family and **yyy** being the function number. Configurable logic devices additionally have the number of independent logic functions (or gates) in the function number, with 1G meaning one channel, 2G meaning two channels, and 3G meaning 3 channels. An example part number is SN74LVC1G57, which is the LVC logic family's single channel '57 configurable logic function.

Throughout this document, the inputs of each device are labeled generically (A, B, C, etc.). Actual pin names can vary. See the appropriate data sheet for further information. The overbar ( $\overline{A}$ ) and exclamation point (!) are used interchangeably in this document to indicate a Boolean negation.

#### **Table 2. Function Selection Table**

| Function Name | Boolean Equation | '57 | '58 | '97 | '98 | '99 |  |
|---------------|------------------|-----|-----|-----|-----|-----|--|
| AND           | A•B              | 1   |     | 1   |     | 1   |  |



| Table 2. Function Selection Table (continued) |                     |     |     |     |     |     |  |  |  |
|-----------------------------------------------|---------------------|-----|-----|-----|-----|-----|--|--|--|
| Function Name                                 | Boolean Equation    | '57 | '58 | '97 | '98 | '99 |  |  |  |
| AND with 1 input inverted                     | A•B                 |     | 1   | 1   | 1   | 1   |  |  |  |
| NAND                                          | •B                  |     | 1   |     | 1   | 1   |  |  |  |
| NAND with 1 input inverted                    | !(A• <del>B</del> ) | 1   |     | 1   | 1   | 1   |  |  |  |
| OR                                            | A+B                 |     | 1   | 1   |     | 1   |  |  |  |
| OR with 1 input inverted                      | A+B                 | 1   |     | 1   | 1   | 1   |  |  |  |
| NOR                                           | A+B                 | 1   |     |     | 1   | 1   |  |  |  |
| NOR with 1 input inverted                     | !(A+ <del>B</del> ) |     | 1   | 1   | 1   | 1   |  |  |  |
| XOR                                           | A•B+Ā•B             |     | 1   |     |     | 1   |  |  |  |
| XNOR                                          | A•B+Ā•B             | 1   |     |     |     | 1   |  |  |  |
| 2-to-1 Data selector                          | A•̄C+B•C            |     |     | 1   |     | 1   |  |  |  |
| 2-to-1 Data selector with inverted output     | !(A•C+B•C)          |     |     |     | 1   | 1   |  |  |  |

Configurable logic devices are available in multiple logic families. Table 3 shows what functions are available from each family. There are three possible values shown in the table: 85°C, 125°C, and AEC-Q100. The first two indicate a catalog rated device with maximum ambient operating temperature of the value listed. The third indicates an automotive rated device with 125°C maximum operating temperature. Only the highest rating of the three is shown for devices with multiple options.

| Family | '57   | '58   | '97      |       | '98      |       | '99      | '100     | '101     |
|--------|-------|-------|----------|-------|----------|-------|----------|----------|----------|
|        | 1 Ch  | 1 Ch  | 1 Ch     | 3 Ch  | 1 Ch     | 3 Ch  | 1 Ch     | 2 Ch     | 2 Ch     |
| AC     |       |       |          | 125°C |          | 125°C |          | 125°C    | 125°C    |
| AUP    | 85°C  | 85°C  | 85°C     |       | 85°C     |       | 85°C     |          |          |
| LVC    | 125°C | 125°C | AEC-Q100 | 125°C | AEC-Q100 | 125°C | AEC-Q100 | AEC-Q100 | AEC-Q100 |

#### Table 3. Function Availability by Logic Family

- AC Part number example: SN74AC2G100
  - Voltage Range (V<sub>CC</sub>): 1.5 to 5.5V
  - Output Current (I<sub>OL</sub>): 75mA at 5.5V for up to 2ms
  - Supply Current (I<sub>CC</sub>): 20µA
  - Available ratings: Catalog
  - Special features: Positive input clamp diodes
- AUP Part number example: SN74AUP1G57
  - Voltage Range (V<sub>CC</sub>): 0.8 to 3.6V
  - Output Current (I<sub>OI</sub>): 4mA
- Supply Current (I<sub>CC</sub>): 0.9µA
- Special features: Over-voltage tolerant inputs to 3.6V, Partial power-down protection (Ioff)
- **LVC** Part number example: SN74**LVC**3G98
- Voltage Range (V<sub>CC</sub>): 1.65 to 5.5V
- Output Current (I<sub>OL</sub>): 32mA
- Supply Current (I<sub>CC</sub>): 10µA
- Special features: Over-voltage tolerant inputs to 5.5V, Partial power-down protection (I<sub>off</sub>)

#### **Example Logic Equation Simplification**

In this application, the user desires a logic function of  $X = \overline{G} \cdot H$ . Utilizing De Morgan's law, the Boolean equation can also be written as  $X = !(G+\overline{H})$ . These equations can also be referred to as *AND with one inverted input* and *NOR with one inverted input*, respectively. Referring to Table 2, we can see that the '58, '97, '98, and '99 functions all work for this application. We arbitrarily selected the '58 function for this example.



For demonstration purposes, we walk through each step required to convert the full Boolean logic equation of the '58 configurable logic gate into the required function of  $X = \overline{G} \cdot H$ . This is not typically required to use a configurable logic gate as the data sheets provide a complete list of functions with appropriate logic tables and diagrams.

The Boolean equation for the '58 function is:  $Y = !(\overline{A} \cdot \overline{C} + B \cdot C)$ . By setting A to a logic low, the equation simplifies to  $Y = C \cdot \overline{B}$  using the following steps:

- $Y = !(\overline{A} \cdot \overline{C} + B \cdot C)$  [Starting equation]
- $Y = !(\overline{L} \cdot \overline{C} + B \cdot C)$  [A is set to LOW]
- $Y = !(H \cdot \overline{C} + B \cdot C) [\overline{L} = H]$
- $Y = !(\overline{C}+B\cdot C)$  [Identity law]
- $Y = !(\overline{C}+B)$  [Simplify,  $\overline{C}+B+C = \overline{C}+B$ ]
- $Y = C \cdot \overline{B}$  [De Morgan's theorem]
- X = G•H [Final simplified equation]

D-Type Flip-Flops with Configurable Logic Inputs





TI offers two variants of the D-Type flip-flop with configurable logic inputs. The '100 function includes the ultra-configurable '99 function at the data input, while the '101 function provides the same ultra-configurable '99 function but at the clock input instead. The configurable logic block for both the '100 and '101 function is the same, producing the Boolean logic Y =  $(A \cdot \overline{C} + B \cdot C) \oplus D$ .

These flip-flops allow for integrating simple logic functions for either data or clock inputs as the application requires. The most common application for this type of logic is in the power sequencing of a device, as the configurable logic provides a wide variety of configurations for latching on a power supply under various conditions.

#### **Application: Software Controlled Latching Button**



Figure 3. Application Schematic



In this application, we utilize the SN74AC2G101 to create a circuit that produces a latching button that can be state-selected and disabled by an internal signal. We configure the SN74AC2G101 to have a 2-input OR gate on the clock pin as shown in Figure 3. This configuration provides the ability to select the output state when the button is pressed through the IN signal, and the ability to disable the button through the DISABLE input. There are many configurations for this circuit, but in this case, the input was configured such that a high state at DISABLE prevents the button input from being detected.

## Trademarks

All trademarks are the property of their respective owners.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated