



Order

Now





Texas INSTRUMENTS

SBVS123B-DECEMBER 2008-REVISED SEPTEMBER 2019

**TPS737-Q1** 

## TPS737-Q1 1-A Low-Dropout Regulator With Reverse Current Protection

#### Features 1

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature grade 1: -40°C to 125°C ambient operating temperature range
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C4A
- Stable with 1-µF or larger ceramic output capacitor
- Input voltage range: 2.2 V to 5.5 V
- Ultra-low dropout voltage: 130 mV (typical) at 1 A
- Excellent load transient response, even with only 1-µF output capacitor
- NMOS topology delivers low reverse leakage current
- 1% initial accuracy
- 3% overall accuracy over line, load, and temperature
- Less than 20-nA (typical) quiescent current in shutdown mode
- Thermal shutdown and current limit for fault protection
- Available in multiple output voltage versions

#### Applications 2

- Point of load regulation for DSPs, FPGAs, ASICs, and microprocessors
- Post-regulation for switching supplies
- Portable and battery-powered equipment

## 3 Description

The TPS737xx-Q1 family of linear low-dropout (LDO) voltage regulators uses an NMOS pass element in a voltage-follower configuration. This topology is relatively insensitive to output capacitor value and ESR, allowing a wide variety of load configurations. Load transient response is excellent, even with a small 1-µF ceramic output capacitor. The NMOS topology also allows very low dropout.

The TPS737xx-Q1 family uses an advanced BiCMOS process to yield high precision while delivering very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under 20 nA and ideal for portable applications. These devices are protected by thermal shutdown and foldback current limit.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| TPS737-Q1   | VSON (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### **Typical Application Circuit**



Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2

Pin Configuration and Functions ...... 3

 Specifications
 4

 6.1
 Absolute Maximum Ratings
 4

6.4Thermal Information46.5Electrical Characteristics56.6Typical Characteristics6

Detailed Description117.1Overview117.2Functional Block Diagrams117.3Feature Description127.4Device Functional Modes13

## **Table of Contents**

| 8 | 3 | App  | lication and Implementation                     | 14 |
|---|---|------|-------------------------------------------------|----|
|   |   | 8.1  | Application Information                         | 14 |
|   |   | 8.2  | Typical Application                             | 14 |
| 9 | ) | Pow  | er Supply Recommendations                       | 16 |
| 1 | 0 | Lay  | out                                             | 16 |
|   |   | 10.1 | Layout Guidelines                               | 16 |
|   |   | 10.2 | Layout Example                                  | 17 |
| 1 | 1 | Dev  | ice and Documentation Support                   | 18 |
|   |   | 11.1 | Documentation Support                           | 18 |
|   |   | 11.2 | Receiving Notification of Documentation Updates | 18 |
|   |   | 11.3 | Community Resources                             | 18 |
|   |   | 11.4 | Trademarks                                      | 18 |
|   |   | 11.5 | Electrostatic Discharge Caution                 | 18 |
|   |   | 11.6 | Glossary                                        | 18 |
| 1 | 2 | Mec  | hanical, Packaging, and Orderable               |    |
|   |   |      | mation                                          | 18 |
|   |   | 12.1 | Package Mounting                                | 18 |

## 4 Revision History

1

2

3

4

5

6

7

6.2

6.3

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (July 2016) to Revision B Page           |   |  |  |  |  |  |  |  |
|----|-----------------------------------------------------------------|---|--|--|--|--|--|--|--|
| •  | Changed device temperature grade AEC-Q100 Features bullet       | 1 |  |  |  |  |  |  |  |
| •  | Deleted sub-bullets from Features output voltage version bullet | 1 |  |  |  |  |  |  |  |

#### Changes from Original (December 2008) to Revision A

| • | Added Device Information table, Pin Configuration and Functions section, Specifications section, ESD Ratings table, |   |
|---|---------------------------------------------------------------------------------------------------------------------|---|
|   | Recommended Operating Conditions table, Thermal Information table, Detailed Description section, Application and    |   |
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation              |   |
|   | Support section, and Mechanical, Packaging, and Orderable Information section                                       | 1 |
|   | Deleted Ordening before the Table and DOA at the and of the detected                                                |   |

TEXAS INSTRUMENTS

www.ti.com

Page



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |         | 1/0 | DESCRIPTION                                                                                                                                                                                                                                    |  |  |  |  |  |
|------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                    |  |  |  |  |  |
| EN   | 5       | I   | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See <i>Enable Pin and Shutdown</i> for more details. EN must not be left floating and can be connected to IN if not used. |  |  |  |  |  |
| FB   | 3       | I   | Adjustable voltage version only. This is the input to the control loop error amplifier, and it is used to set the output voltage of the device.                                                                                                |  |  |  |  |  |
| GND  | 4, Pad  | G   | Ground                                                                                                                                                                                                                                         |  |  |  |  |  |
| IN   | 8       | I   | Unregulated input supply                                                                                                                                                                                                                       |  |  |  |  |  |
| NR   | 3       | —   | Fixed voltage versions only. Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, reducing output noise to very low levels.                                                                          |  |  |  |  |  |
| OUT  | 1       | 0   | Regulator output. A 1-µF or larger capacitor of any type is required for stability.                                                                                                                                                            |  |  |  |  |  |
| NC   | 2, 6, 7 | —   | No internal connection                                                                                                                                                                                                                         |  |  |  |  |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                            |                               |     | MIN  | MAX       | UNIT |
|--------------------------------------------|-------------------------------|-----|------|-----------|------|
| Input supply voltage                       |                               |     | -0.3 | 6         | V    |
| Enable voltage                             | -0.3                          | 6   | V    |           |      |
| Output voltage                             | -0.3                          | 5.5 | V    |           |      |
| Input voltage                              | NR or FB pin                  |     | -0.3 | 6         | V    |
| Peak output current                        |                               |     |      | y limited |      |
| Output short-circuit duration              | Output short-circuit duration |     |      |           |      |
| Junction temperature range, T <sub>J</sub> |                               |     |      | 150       | °C   |
| Storage temperature, T <sub>stg</sub>      |                               |     |      |           |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                         |       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V     |      |
|                    |                         | Charged-device model (CDM), per AEC Q100-011            | ±500  | V     |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN | MAX | UNIT |
|------------------|--------------------------------|-----|-----|------|
| V <sub>IN</sub>  | Input supply voltage           | 2.2 | 5.5 | V    |
| I <sub>OUT</sub> | Output current                 | 0   | 1   | А    |
| TJ               | Operating junction temperature | -40 | 125 | °C   |

### 6.4 Thermal Information

|                       |                                              | TPS737xx-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRB (VSON)  | UNIT |
|                       |                                              | 8 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 52.2        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 59.4        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 19.3        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2           | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 19.3        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 11.8        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over operating temperature range (T<sub>J</sub> = -40°C to 125°C), V<sub>IN</sub> = (  $V_{OUT(nom)}$  + 1 V )<sup>(1)</sup>, I<sub>OUT</sub> = 10 mA, V<sub>EN</sub> = 2.2 V, C<sub>OUT</sub> = 2.2 µF (unless otherwise noted). Typical values are at T<sub>J</sub> = 25°C.

|                                      | PARAMETER                                                   | 1                                            | TEST CONDITIONS                                                                                                                                                                                                                            | MIN             | TYP                   | MAX             | UNIT          |  |  |
|--------------------------------------|-------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------------|---------------|--|--|
| V <sub>IN</sub>                      | Input voltage rar                                           | nge <sup>(1)(2)</sup>                        |                                                                                                                                                                                                                                            | 2.2             |                       | 5.5             | V             |  |  |
| V <sub>FB</sub>                      | Internal reference                                          | e (TPS73701)                                 | T <sub>J</sub> = 25°C                                                                                                                                                                                                                      | 1.192           | 1.2                   | 1.216           | V             |  |  |
| V <sub>OUT</sub>                     | Output voltage ra                                           | ange (TPS73701) <sup>(3)</sup>               |                                                                                                                                                                                                                                            | V <sub>FB</sub> |                       | $5.5 - V_{DO}$  | V             |  |  |
|                                      |                                                             | Nominal                                      | T <sub>J</sub> = 25°C                                                                                                                                                                                                                      | -1              |                       | 1               |               |  |  |
|                                      | Accuracy <sup>(1)(4)</sup>                                  |                                              | $\begin{array}{l} 5.36 \ V < V_{\text{IN}} < 5.5 \ V, \ V_{\text{OUT}} = 5.08 \ V, \\ 10 \ \text{mA} < I_{\text{OUT}} < 800 \ \text{mA}, \\ -40^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \ \text{TPS73701} \end{array}$ | -2              |                       | 2               | %             |  |  |
|                                      |                                                             | Over $V_{IN}$ , $I_{OUT}$ , and temperature  | $V_{OUT}$ + 0.5 V ≤ $V_{IN}$ ≤ 5.5 V,<br>10 mA ≤ $I_{OUT}$ ≤ 1 A                                                                                                                                                                           | -3              | ±0.5                  | 3               |               |  |  |
| $\Delta V_{OUT}\%$ / $\Delta V_{IN}$ | Line regulation <sup>(1</sup>                               | )                                            | $V_{OUT(nom)}$ + 0.5 V ≤ $V_{IN}$ ≤ 5.5 V                                                                                                                                                                                                  |                 | 0.01                  |                 | %/V           |  |  |
|                                      |                                                             |                                              | 1 mA ≤ I <sub>OUT</sub> ≤ 1 A                                                                                                                                                                                                              | 0.002           |                       |                 | 0(1           |  |  |
| $\Delta V_{OUT}\% / \Delta I_{OUT}$  | Load regulation                                             |                                              | 10 mA ≤ I <sub>OUT</sub> ≤ 1 A                                                                                                                                                                                                             |                 | 0.0005                |                 | %/mA          |  |  |
| V <sub>DO</sub>                      | Dropout voltage<br>(V <sub>IN</sub> = V <sub>OUT(nom)</sub> |                                              | I <sub>OUT</sub> = 1 A                                                                                                                                                                                                                     |                 | 130                   | 500             | mV            |  |  |
| Z <sub>O</sub> (DO)                  | Output impedance                                            | ce in dropout                                | $2.2 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{OUT}} + \text{V}_{\text{DO}}$                                                                                                                                                |                 | 0.25                  |                 | Ω             |  |  |
| I <sub>CL</sub>                      | Output current li                                           | mit                                          | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                                                                                                                                                                        | 1.05            | 1.6                   | 2.2             | Α             |  |  |
| I <sub>SC</sub>                      | Short-circuit curr                                          | ent                                          | V <sub>OUT</sub> = 0 V                                                                                                                                                                                                                     |                 | 450                   |                 | mA            |  |  |
| I <sub>REV</sub>                     | Reverse leakage                                             | e current <sup>(6)</sup> (–I <sub>IN</sub> ) | $V_{EN} \le 0.5 \text{ V}, 0 \text{ V} \le V_{IN} \le V_{OUT}$                                                                                                                                                                             |                 | 0.1                   |                 | μA            |  |  |
|                                      | GND pin current                                             |                                              | $I_{OUT} = 10 \text{ mA} (I_Q)$                                                                                                                                                                                                            |                 | 400                   |                 |               |  |  |
| I <sub>GND</sub>                     | GND pin current                                             |                                              | I <sub>OUT</sub> = 1 A                                                                                                                                                                                                                     |                 | 1300                  |                 | μA            |  |  |
| I <sub>SHDN</sub>                    | Shutdown currer                                             | nt (I <sub>GND</sub> )                       | $V_{\text{EN}} \le 0.5 \text{ V}, V_{\text{OUT}} \le V_{\text{IN}} \le 5.5 \text{ V}$                                                                                                                                                      |                 | 20                    |                 | nA            |  |  |
| I <sub>FB</sub>                      | FB pin current (1                                           | FPS73701)                                    |                                                                                                                                                                                                                                            |                 | 0.1                   | 0.6             | μA            |  |  |
| PSRR                                 | Power-supply re                                             | jection ratio                                | f = 100 Hz, I <sub>OUT</sub> = 1 A                                                                                                                                                                                                         |                 | 58                    |                 | - dB          |  |  |
| FORK                                 | (ripple rejection)                                          |                                              | f = 10 kHz, I <sub>OUT</sub> = 1 A                                                                                                                                                                                                         |                 | 37                    |                 |               |  |  |
| V <sub>N</sub>                       | Output noise voltage<br>BW = 10 Hz to 100 kHz               |                                              | C <sub>OUT</sub> = 10 μF                                                                                                                                                                                                                   |                 | 27 × V <sub>OUT</sub> |                 | $\mu V_{RMS}$ |  |  |
| t <sub>STR</sub>                     | Startup time                                                |                                              | $V_{OUT}$ = 3 V, $R_L$ = 30 $\Omega$ , $C_{OUT}$ = 1 $\mu$ F                                                                                                                                                                               |                 | 600                   |                 | μs            |  |  |
| V <sub>EN(HI)</sub>                  | EN pin high (ena                                            | abled)                                       |                                                                                                                                                                                                                                            | 1.7             |                       | V <sub>IN</sub> | V             |  |  |
| V <sub>EN(LO)</sub>                  | EN pin low (shut                                            | down)                                        |                                                                                                                                                                                                                                            | 0               |                       | 0.5             | V             |  |  |
| I <sub>EN(HI)</sub>                  | EN pin current (e                                           | enabled)                                     | V <sub>EN</sub> = 5.5 V                                                                                                                                                                                                                    |                 | 20                    |                 | nA            |  |  |
|                                      | Thermal shutdow                                             |                                              | Shutdown, temperature increasing                                                                                                                                                                                                           |                 | 160                   |                 | °C            |  |  |
| T <sub>SD</sub>                      |                                                             | in temperature                               | Reset, temperature decreasing                                                                                                                                                                                                              |                 | 140                   |                 | °C            |  |  |
| TJ                                   | Operating junction                                          | on temperature                               |                                                                                                                                                                                                                                            | -40             |                       | 125             | °C            |  |  |

(1)

Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.2 V, whichever is greater. For  $V_{OUT(nom)} < 1.6$  V, when  $V_{IN} \le 1.6$  V, the output locks to  $V_{IN}$  and may result in an overvoltage condition on the output. To avoid this situation, disable the device before powering down  $V_{IN}$ . TPS73701 is tested at  $V_{OUT} = 1.2$  V. (2)

(3)

Tolerance of external resistors not included in this specification. (4)

 $V_{DO}$  is not measured for fixed output versions with  $V_{OUT(nom)} < 2.3$  V, because minimum  $V_{IN} = 2.2$  V. Fixed-voltage versions only; see the *Reverse Current* section for more information. (5)

(6)

TEXAS INSTRUMENTS

www.ti.com

## 6.6 Typical Characteristics

 $T_J = 25^{\circ}C$ ,  $V_{IN} = (V_{OUT(nom)} + 1 V)$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 2.2 \text{ V}$ ,  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted)



















### 7 Detailed Description

### 7.1 Overview

The TPS737xx-Q1 belongs to a family of new generation LDO regulators that use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features combined with an enable input make the TPS737xx-Q1 ideal for portable applications. This regulator family offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and over-current protection, including foldback current limit.

| Output Voltages  |                |                |  |  |  |  |  |  |  |
|------------------|----------------|----------------|--|--|--|--|--|--|--|
| V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> |  |  |  |  |  |  |  |
| 1.2 V            | Short          | Open           |  |  |  |  |  |  |  |
| 1.5 V            | 23.2 kΩ        | 95.3 kΩ        |  |  |  |  |  |  |  |
| 1.8 V            | 28.kΩ          | 56.2 kΩ        |  |  |  |  |  |  |  |
| 2.5 V            | 39.2 kΩ        | 36.5 kΩ        |  |  |  |  |  |  |  |
| 2.8 V            | 44.2 kΩ        | 33.2 kΩ        |  |  |  |  |  |  |  |
| 3 V              | 46.4 kΩ        | 33.2 kΩ        |  |  |  |  |  |  |  |
| 3.3 V            | 52.3 kΩ        | 30.1 kΩ        |  |  |  |  |  |  |  |

## Table 1. Standard 1% Resistor Values for Common Output Voltages

### 7.2 Functional Block Diagrams





**TPS737-Q1** 

SBVS123B-DECEMBER 2008-REVISED SEPTEMBER 2019



### **Functional Block Diagrams (continued)**





#### Figure 30. Adjustable Voltage Version

#### 7.3 Feature Description

#### 7.3.1 Output Noise

A precision bandgap reference is used to generate the internal reference voltage ( $V_{REF}$ ). This reference is the dominant noise source within the TPS737xx-Q1 and it generates approximately 32  $\mu V_{RMS}$  (10 Hz to 100 kHz) at the reference output (NR). The regulator control loop adds gain to the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by Equation 1.

$$V_{\rm N} = 32\,\mu V_{\rm RMS} \times \frac{(R_1 + R_2)}{R_2} = 32\,\mu V_{\rm RMS} \times \frac{V_{\rm OUT}}{V_{\rm REF}} \tag{1}$$

Because the value of  $V_{REF}$  is 1.2 V, this relationship reduces to:

$$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
<sup>(2)</sup>

for the case of no  $C_{NR}$ .

An internal 27-k $\Omega$  resistor in series with the noise reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise reduction capacitor ( $C_{NR}$ ) is connected from NR to ground. The total noise in the 10-Hz to 100-kHz bandwidth is reduced by a factor of approximately 3.2 for  $C_{NR} = 10$  nF, giving the approximate relationship for  $C_{NR} = 10$  nF in Equation 3.

$$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
(3)

This noise reduction effect is shown in Figure 18.

The TPS737xx-Q1 uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above  $V_{OUT}$ . The charge pump generates approximately 250  $\mu$ V of switching noise at approximately 4 MHz, however, charge-pump noise contribution is negligible at the output of the regulator for most values of  $I_{OUT}$  and  $C_{OUT}$ .



#### Feature Description (continued)

#### 7.3.2 Internal Current Limit

The TPS737xx-Q1 internal current limit helps protect the regulator during fault conditions. Foldback current limit helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when  $V_{OUT}$  drops below 0.5 V. See Figure 10.

#### 7.3.3 Enable Pin and Shutdown

The enable pin (EN) is active high and is compatible with standard TTL-CMOS levels. A  $V_{EN}$  below 0.5 V (maximum) turns the regulator off and drops the GND pin current to approximately 10 nA. When EN is used to shutdown the regulator, all charge is removed from the pass transistor gate, and the output ramps back up to a regulated  $V_{OUT}$  (see Figure 21).

When shutdown capability is not required, EN can be connected to  $V_{IN}$ . However, the pass gate may not be discharged using this configuration, and the pass transistor may be left on (enhanced) for a significant time after  $V_{IN}$  is removed. This scenario can result in reverse current flow (if the IN pin is low impedance) and faster ramp times upon power-up. In addition, for  $V_{IN}$  ramp times slower than a few milliseconds, the output may overshoot upon power-up.

#### 7.3.4 Reverse Current

The NMOS pass element of the TPS737xx-Q1 provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, the EN pin must be driven low before the input voltage is removed. If this is not done, the pass element may be left on because of stored charge on the gate.

After the EN pin is driven low, no bias voltage is required on any pin for reverse current blocking. Reverse current is specified as the current flowing out of the IN pin because of voltage applied on the OUT pin. There is additional current flowing into the OUT pin as a result of the  $80-k\Omega$  internal resistor divider to ground (see Figure 29 and Figure 30).

For the TPS73701, reverse current may flow when  $V_{FB}$  is more than 1 V above  $V_{IN}$ .

#### 7.3.5 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. Junction temperature must be limited to 125°C maximum for reliable operation. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. Thermal protection must trigger at least 35°C above the maximum expected ambient condition of your application for good reliability. This produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS737xx-Q1 is designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS737xx-Q1 into thermal shutdown degrades device reliability.

### 7.4 Device Functional Modes

Driving the EN pin over 1.7 V turns on the regulator. Driving the EN below 0.5 V causes the regulator to enter shutdown mode. In shutdwon, the current consumption of the device is reduced to 20 nA (typical).

TEXAS INSTRUMENTS

www.ti.com

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS737xx-Q1 family of LDO regulators use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS737xx-Q1 ideal for portable applications.

### 8.2 Typical Application









#### 8.2.1 Design Requirements

 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in Figure 32. Sample resistor values for common output voltages are shown in Table 1.

Make the parallel combination of  $R_1$  and  $R_2$  approximately equal to 19 k $\Omega$  for best accuracy. This 19 k $\Omega$ , in addition to the internal 8-k $\Omega$  resistor, presents the same impedance to the error amplifier as the 27-k $\Omega$  bandgap reference output. This impedance helps compensate for leakages into the error amplifier terminals.

The TPS73701 adjustable version does not have the NR pin available. However, connecting a feedback capacitor ( $C_{FB}$ ) from the output to the feedback pin (FB) reduces output noise and improves load transient performance. This capacitor must be limited to 0.1  $\mu$ F.

### **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, if input impedance is very low, it is good analog design practice to connect a  $0.1-\mu$ F to  $1-\mu$ F low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source.

The TPS737xx-Q1 requires a 1- $\mu$ F output capacitor for stability. It is designed to be stable for all available types and values of capacitors. In applications where multiple low ESR capacitors are in parallel, ringing may occur when the product of C<sub>OUT</sub> and total ESR drops below 50 n $\Omega$ F. Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance meets this requirement.

#### 8.2.2.2 Dropout Voltage

The TPS737xx-Q1 uses an NMOS pass transistor to achieve extremely low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the NMOS pass device is in its linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the NMOS pass element.

The TPS737xx-Q1 requires a larger voltage drop from  $V_{IN}$  to  $V_{OUT}$  to avoid degraded transient response for large step changes in load current. The boundary of this transient dropout region is approximately twice the DC dropout. Values of  $V_{IN} - V_{OUT}$  above this line ensure normal transient response.

Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom ( $V_{IN}$  to  $V_{OUT}$  voltage drop). Under worst-case conditions (full-scale instantaneous load change with ( $V_{IN} - V_{OUT}$ ) close to DC dropout levels), the TPS737xx-Q1 can take a couple of hundred microseconds to return to the specified regulation accuracy.

#### 8.2.2.3 Transient Response

The low open-loop output impedance provided by the NMOS pass element in a voltage follower configuration allows operation without a 1- $\mu$ F output capacitor. As with any regulator, the addition of additional capacitance from the OUT pin to ground reduces undershoot magnitude but increases its duration. In the adjustable version, the addition of a capacitor (C<sub>FB</sub>) between the OUT pin and the FB pin also improves the transient response.

The TPS737xx-Q1 does not have active pulldown when the output is overvoltage. This architecture allows for applications that connect higher voltage sources, such as alternate power supplies, to be connected to the output. This architecture also results in an output overshoot of several percent if the load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by the output capacitor ( $C_{OUT}$ ) and the internal and external load resistance. The rate of decay is given by Equation 4 and Equation 5.

(Fixed voltage version)

$$\frac{dV}{dT} = \frac{V_{OUT}}{C_{OUT} \times 80 \text{ k}\Omega \parallel R_{LOAD}}$$

(Adjustable voltage version)

$$\frac{dV}{dT} = \frac{V_{OUT}}{C_{OUT} \times 80 \text{ k}\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$

(4)

(5)



### Typical Application (continued)

### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.2 V to 5.5 V. The input voltage range provides adequate headroom for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR help improve the output noise performance.

## 10 Layout

### 10.1 Layout Guidelines

#### 10.1.1 Improve PSRR and Noise Performance

TI recommends that the printed circuit board (PCB) be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device, to improve AC performance such as PSRR, output noise, and transient response. In addition, the ground connection for the bypass capacitor must connect directly to the GND pin of the device.

#### 10.1.2 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low-K and high-K boards are shown in *Thermal Information*. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current multiplied by the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ). See Equation 6.

$$\mathsf{P}_{\mathsf{D}} = \left(\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}\right) \times \mathsf{I}_{\mathsf{OUT}}$$

Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage.



TPS737-Q1 SBVS123B – DECEMBER 2008 – REVISED SEPTEMBER 2019

## 10.2 Layout Example



Figure 35. Layout Diagram

TEXAS INSTRUMENTS

www.ti.com

## **11 Device and Documentation Support**

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

Solder Pad Recommendations for Surface-Mount Devices (SBFA015)

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Community Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 12.1 Package Mounting

See Solder Pad Recommendations for Surface-Mount Devices (SBFA015) for TPS737xx-Q1 solder pad footprint recommendations.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS73719QDRBRQ1  | ACTIVE        | SON          | DRB                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | 719Q                    | Samples |
| TPS73733QDRBRQ1  | ACTIVE        | SON          | DRB                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | 733Q                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

#### OTHER QUALIFIED VERSIONS OF TPS737-Q1 :

Catalog : TPS737

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS73719QDRBRQ1             | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73733QDRBRQ1             | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

25-Sep-2019



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS73719QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73733QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |

## **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



## DRB0008B



## **PACKAGE OUTLINE**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRB0008B**

## **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DRB0008B**

## **EXAMPLE STENCIL DESIGN**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## DRB0008A



## **PACKAGE OUTLINE**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRB0008A**

## **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DRB0008A**

## **EXAMPLE STENCIL DESIGN**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated