









TPS562203, TPS562206 SLUSF90A - JUNE 2023 - REVISED JANUARY 2024

# TPS56220x 4.2V to 17V Input, 2A, Synchronous Buck Converter in SOT563

#### 1 Features

Configured for a wide range of applications

 Input voltage range: 4.2V to 17V Output voltage range: 0.6V to 7V

Reference voltage: 0.6V

±1.5% reference voltage accuracy at 25°C

±2% reference voltage accuracy from –40°C to

- Integrated  $100m\Omega$  and  $55m\Omega$  FETs

Low quiescent current for TPS562203: 110µA

Switching frequency: 600kHz

Maximum 95% large duty cycle operation

Fixed soft-start time: 1.4ms

Easy of use and small design size

Eco-mode at light loading for TPS562203

FCCM mode at light loading for TPS562206

 D-CAP3<sup>™</sup> control mode with fast transient response

Supports start-up with prebiased output

Non-latch for OT and UVLO protection

Cycle-by-cycle overcurrent limit

Hiccup mode for UV protection

 Operating junction temperature range: –40°C to 125°C

SOT563 package: 1.6mm × 1.6mm

Create a custom design using the TPS562203 with the WEBENCH® Power Designer

 Create a custom design using the TPS562206 with the WEBENCH® Power Designer

# 2 Applications

- TV
- Digital set top box (STB)
- **Building automation**
- Broadband fixed line access



### 3 Description

TPS562203, TPS562206 are simple, easy-to-use, 2A synchronous buck converters in a SOT563 package.

The devices are designed to operate with minimum external component counts and also designed to achieve low standby current.

This switch mode power supply (SMPS) device employs D-CAP3 control mode. providing a fast transient response and supporting both lowequivalent series resistance (ESR) output capacitors, such as specialty polymer and ultra-low ESR ceramic capacitors with no external compensation components.

TPS562203 operates in Eco-mode, which maintains high efficiency during light load operation. TPS562206 operates in FCCM mode, which keeps the same frequency and lower output ripple during all load conditions. The device integrates complete protection through OCP, UVLO, OTP, and UVP with hiccup. TPS56220x is available in a 6-pin, 1.6mm × 1.6mm SOT563 (DRL) package, and specified from a -40°C to 125°C junction temperature.

#### **Device Information**

| PART<br>NUMBER | MODE      | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> |  |  |
|----------------|-----------|------------------------|--------------------------------|--|--|
| TPS562203      | Eco-mode  | DRL (SOT563, 6)        | 1.60mm ×                       |  |  |
| TPS562206      | FCCM mode | DIVE (301303, 0)       | 1.60mm                         |  |  |

- For more information, see Section 10. (1)
- The package size (length × width) is a nominal value and includes pins, where applicable.



TPS562203 and TPS562206 Efficiency



### **Table of Contents**

| 1 Features       1         2 Applications       1         3 Description       1         4 Pin Configuration and Functions       3         5 Specifications       4         5.1 Absolute Maximum Ratings       4         5.2 ESD Ratings       4         5.3 Recommended Operating Conditions       4         5.4 Thermal Information       5         5.5 Electrical Characteristics       5         5.6 Typical Characteristics       7 | 7 Application and Implementation       15         7.1 Application Information       15         7.2 Typical Application       15         7.3 Power Supply Recommendations       21         7.4 Layout       21         8 Device and Documentation Support       23         8.1 Device Support       23         8.2 Receiving Notification of Documentation Updates       23         8.3 Support Resources       23         8.4 Trademarks       23         8.5 Electrostatic Discharge Caution       23 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 Detailed Description       11         6.1 Overview       11         6.2 Functional Block Diagram       11         6.3 Feature Description       11         6.4 Device Functional Modes       14                                                                                                                                                                                                                                       | 8.6 Glossary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



# **4 Pin Configuration and Functions**



Figure 4-1. 6-Pin SOT563 DRL Package (Top View)

**Table 4-1. Pin Functions** 

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                   |
|------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | 1176                | DESCRIFTION                                                                                                                                                   |
| VIN  | 1   | I                   | Input voltage supply pin                                                                                                                                      |
| SW   | 2   | 0                   | Switch node connection between high-side NFET and low-side NFET                                                                                               |
| GND  | 3   | _                   | Ground pin source terminal of low-side power NFET, as well as the ground terminal for controller circuit. Connect sensitive FB to this GND at a single point. |
| BST  | 4   | 0                   | Supply input for the high-side NFET gate drive circuit. Connect a 0.1µF capacitor between the BST and SW pin.                                                 |
| EN   | 5   | I                   | Enable input control. Active high and must be pulled up to enable the device.                                                                                 |
| FB   | 6   | I                   | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                           |

(1) I = input, O = output



### **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                          | ,                         | MIN  | MAX | UNIT |
|------------------------------------------|---------------------------|------|-----|------|
| Input voltage                            | VIN                       | -0.3 | 18  | V    |
| Input voltage                            | FB, EN                    | -0.3 | 6   | V    |
| Input voltage                            | GND                       | -0.3 | 0.3 | V    |
| Output voltage                           | BST                       | -0.3 | 25  | V    |
| Output voltage                           | BST (< 20ns)              | -0.3 | 27  | V    |
| Output voltage                           | SW                        | -2   | 18  | V    |
| Output voltage                           | SW (< 20ns)               | -6.5 | 20  | V    |
| Operating Junction Temperature Range, TJ |                           | -40  | 150 | °C   |
| Storage temperature, Tstg                | Storage temperature, Tstg | -55  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                         |                                                                       | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN  | NOM MAX | UNIT |
|----------------|--------------------------------|------|---------|------|
| Input voltage  | VIN                            | 4.2  | 17      | V    |
| Input voltage  | FB, EN                         | -0.1 | 5.5     | V    |
| GND            | GND                            | -0.1 | 0.1     | V    |
| Output voltage | BST                            | -0.1 | 23      | V    |
| Output voltage | BST (< 20ns)                   | -0.1 | 25      | V    |
| Output voltage | SW                             | -1   | 17      | V    |
| Output voltage | SW (< 20ns)                    | -6   | 19      | V    |
| Output Current | IO                             | 0    | 2       | Α    |
| TJ             | Operating junction temperature | -40  | 125     | °C   |
| Tstg           | Storage temperature            | -40  | 150     | °C   |



#### **5.4 Thermal Information**

|                            | THERMAL METRIC(1)                                   | DRL (SOT-563)<br>6 PINS | UNIT |
|----------------------------|-----------------------------------------------------|-------------------------|------|
| R <sub>0JA</sub>           | Junction-to-ambient thermal resistance              | 147.4                   | °C/W |
| R <sub>θJA_effective</sub> | Junction-to-ambient thermal resistance on EVM board | 73 <sup>(2)</sup>       | °C/W |
| R <sub>0JC(top)</sub>      | Junction-to-case (top) thermal resistance           | 75.7                    | °C/W |
| $R_{\theta JB}$            | Junction-to-board thermal resistance                | 32.2                    | °C/W |
| $\Psi_{JT}$                | Junction-to-top characterization parameter          | 2.1                     | °C/W |
| $\Psi_{JB}$                | Junction-to-board characterization parameter        | 31.8                    | °C/W |
| R <sub>θJC(bot)</sub>      | Junction-to-case (bottom) thermal resistance        | N/A                     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 5.5 Electrical Characteristics

Over operating  $T_J = -40$ °C - 125°C,  $V_{Vin} = 12$ V (unless otherwise noted)

|                        | PARAMETER                       | TEST CONDITIONS                                           | MIN  | TYP  | MAX      | UNIT |
|------------------------|---------------------------------|-----------------------------------------------------------|------|------|----------|------|
| INPUT SU               | JPPLY VOLTAGE                   |                                                           |      |      |          |      |
| Vin                    | Input voltage range             |                                                           | 4.2  |      | 17       | V    |
|                        | Vin august                      | No load, V <sub>EN</sub> = 5V, non-switching, PSM version |      | 110  |          | μΑ   |
| I <sub>Vin</sub>       | Vin supply current              | No load, V <sub>EN</sub> = 5V, VFB = 0.7V, FCCM version   |      | 350  |          | μΑ   |
| I <sub>InSdn</sub>     | Vin shutdowncurrent             | V <sub>EN</sub> = 0V                                      |      | 7    |          | μΑ   |
| UVLO                   |                                 |                                                           |      |      |          |      |
| UVLO                   | Vin undervoltage lockout        | Wake up VIN voltage                                       | 3.6  | 3.8  | 4        | V    |
| UVLO                   | Vin undervoltage lockout        | Shut down VIN voltage                                     | 3.2  | 3.4  | 3.6      | V    |
| UVLO                   | Vin undervoltage lockout        | Hysteresis VIN voltage                                    |      | 400  |          | mV   |
| FEEDBA                 | CK VOLTAGE                      |                                                           |      |      |          |      |
| VFB                    | FB voltage                      | T <sub>J</sub> = 25°C, Vin = 4.2 – 17V                    | 591  | 600  | 609      | mV   |
| VFB                    | FB voltage                      | $T_J = -40^{\circ}\text{C}$ to 125°C, Vin = 4.2 – 17V     | 588  | 600  | 612      | mV   |
| MOSFET                 |                                 |                                                           |      |      | <b>"</b> |      |
| R <sub>DS (on)Hi</sub> | High-side MOSFET Rds(on)        | T <sub>J</sub> = 25°C                                     |      | 100  |          | mΩ   |
| R <sub>DS (on)Lo</sub> | Low-side MOSFET Rds(on)         | T <sub>J</sub> = 25°C                                     |      | 55   |          | mΩ   |
| DUTY CY                | CLE and FREQUENCY CONTROL       |                                                           |      |      |          |      |
| F <sub>SW</sub>        | Switching frequency             | V <sub>VOUT</sub> = 3.3V                                  |      | 600  |          | kHz  |
| T <sub>OFF(Min)</sub>  | Minimum off-time (1)            | V <sub>FB</sub> = 0.5V                                    |      | 100  |          | ns   |
| T <sub>ON(Min)</sub>   | Minimum on-time (1)             |                                                           |      | 55   |          | ns   |
| CURREN                 | T LIMIT                         |                                                           |      |      | <u> </u> |      |
| I <sub>OCL_LS</sub>    | Over current threshold          | Valley current set point                                  | 2.5  | 3.9  | 4.8      | Α    |
| I <sub>NOCL</sub>      | Negative over current threshold | Valley current set point                                  | 0.7  | 1.3  | 1.9      | Α    |
| LOGIC TI               | HRESHOLD                        |                                                           |      |      | '        |      |
| V <sub>EN(On)</sub>    | EN threshold high-level         |                                                           | 1.15 | 1.21 | 1.27     | V    |
| V <sub>EN(Off)</sub>   | EN threshold low-level          |                                                           | 0.95 | 1.00 | 1.05     | V    |
| V <sub>ENHys</sub>     | EN hystersis                    |                                                           |      | 200  |          | mV   |
| OUTPUT                 | DISCHARGE and SOFT START        |                                                           |      |      | <u>"</u> |      |
| IEN                    | EN pulldown current             | VEN = 1.5V                                                |      | 1    |          | uA   |

<sup>(2)</sup> This  $R_{\theta JA\_effective}$  is tested on TPS562203EVM board (2 layer, copper thickness of top and bottom layer are 2oz) at Vin = 12V, Vout = 5V, lout = 2A , TA = 25°C.

# **5.5 Electrical Characteristics (continued)**

Over operating  $T_J = -40^{\circ}C - 125^{\circ}C$ ,  $V_{Vin} = 12V$  (unless otherwise noted)

|                     | PARAMETER                                     | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |  |  |
|---------------------|-----------------------------------------------|------------------------------|-----|-----|-----|------|--|--|
| t <sub>SS</sub>     | Internal soft-start time                      | Vout from 0 to target value. |     | 1.4 |     | ms   |  |  |
| OUTPUT              | UNDERVOLTAGE AND OVERVOLTAGE P                | ROTECTION                    |     |     |     |      |  |  |
| V <sub>UVP</sub>    | UVP trip threshold                            |                              | 55  | 60  | 65  | %    |  |  |
| t <sub>UVPDly</sub> | UVP prop deglitch                             |                              |     | 256 |     | us   |  |  |
| t <sub>UVPOn</sub>  | In continuous hiccup mode, the switching time | Hard short, UVP detect       |     | 1.5 |     | ms   |  |  |
| t <sub>UVPOff</sub> | In continuous hiccup mode, non-switching time | Hard short, UVP detect       |     | 13  |     | ms   |  |  |
| THERMA              | THERMAL PROTECTION                            |                              |     |     |     |      |  |  |
| T <sub>OTP</sub>    | OTP trip threshold                            |                              |     | 155 |     | °C   |  |  |
| T <sub>OTPHsy</sub> | OTP hysteresis                                |                              |     | 20  |     | °C   |  |  |

<sup>(1)</sup> Specified by design



### **5.6 Typical Characteristics**





### 5.6 Typical Characteristics (continued)





### **5.6 Typical Characteristics (continued)**





# **5.6 Typical Characteristics (continued)**





### **6 Detailed Description**

#### 6.1 Overview

The TPS56220x is a 2A, integrated, FET, synchronous step-down buck converter that operates from 4.2V to 17V input voltage (VIN) and 0.6V to 7V output voltage. The device employs D-CAP3 control mode that provides fast transient response with no external compensation components and an accurate feedback voltage. The proprietary D-CAP3 control mode enables low external component count, ease of design, and optimization of the power design for cost, size, and efficiency. The topology provides a seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition.

The Eco-mode version allows the TPS562203 to maintain high efficiency at light load. The FCCM mode version allows the TPS562206 to maintain a fixed switching frequency and lower output voltage ripple. The TPS56220x is able to adapt to both low equivalent series resistance (ESR) output capacitors, such as POSCAP or SP-CAP and ultra-low ESR ceramic capacitors.

### 6.2 Functional Block Diagram



### **6.3 Feature Description**

### 6.3.1 Adaptive On-Time Control and PWM Operation

The main control loop of the TPS56220x is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP3 control mode. The D-CAP3 control mode combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. The D-CAP3 control mode is stable even with virtually no ripple at the output. The TPS56220x also includes an error amplifier that makes the output voltage very accurate.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after the internal one shot timer expires. This one shot duration is set proportional to the output voltage,  $V_O$ , and inversely

proportional to the converter input voltage, VIN, to maintain a pseudo-fixed frequency over the input voltage range, hence called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP3 control mode.

#### 6.3.2 Eco-mode Control

TPS562203 is designed with advanced Eco-mode to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that the ripple valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on-time is kept almost the same as in the continuous conduction mode so that discharging the output capacitor with smaller load current to the level of the reference voltage takes a longer time. This action makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. Use Equation 1 to calculate the transition point to the light load operation I<sub>OUT(LL)</sub> current.

$$I_{out(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
 (1)

#### 6.3.3 Soft Start and Prebiased Soft Start

TPS56220x have an internal typical 1.4ms soft start. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage to the PWM comparator.

If the output capacitor is prebiased at start-up, the device initiates switching and starts ramping up only after the internal reference voltage becomes greater than the feedback voltage  $V_{FB}$ . This scheme makes sure that the converters ramp up smoothly into regulation point.

#### 6.3.4 Large Duty Operation

The TPS56220x can support large duty operations up to 95% by smoothly dropping down the switching frequency. When input voltage Vin < 7V and VFB is lower than internal reference voltage, the switching frequency is allowed to smoothly drop to make TON extended to keep output voltage and improve the load transient performance. The minimum switching frequency is limited to about 200kHz.

#### 6.3.5 Current Protection

The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on time of the high-side FET switch, the switch current increases at a linear rate determined by Vin, Vout, the on-time, and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current I<sub>out</sub>. If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner.

There are some important considerations for this type of overcurrent protection. The load current is higher than the overcurrent threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current can be higher than the current available from the converter. This event even can cause the output voltage to fall. When the FB voltage falls below the UVP threshold voltage, the UVP comparator detects the fall. Then, the device shuts down after the UVP delay time and re-starts after the hiccup time.

When the overcurrent condition is removed, the output voltage returns to the regulated value.

The TPS562206 is an FCCM mode part. In this mode, the device has negative inductor current at light loading. The device has NOC (negative overcurrent) protection to avoid too large negative current. NOC protection



detects the valley of inductor current. When the valley value of inductor current exceeds the NOC threshold, the IC turns off the low side then turns on the high side. When NOC protection is triggered eight times continuously, IC turns off both high side FET and low side FET. When the NOC condition is removed and output voltage returns to target value, the device returns to normal switching.

Because the TPS562206 is an FCCM mode port, if the inductance is so small that the device triggers NOC, the output voltage becomes higher than the target value. The minimum inductance is identified as Equation 2.

$$L = \frac{V_{out} \times \left(1 - \frac{V_{out}}{V_{in}}\right)}{2 \times Frequency \times NOC_{min}}$$
 (2)

#### 6.3.6 Enable Circuit

The EN pin controls the turn-on and turn-off of the device. When the EN pin voltage is above the turn-on threshold, the device starts switching, and when the EN pin voltage falls below the turn-off threshold, the device stops switching. The default status is low because there is a 1uA pulldown current in internal IC.

EN can be controlled by a typical divider resistor circuit from Vin or by a voltage of lower than 5.5V.

TPS56220x also allows EN to connect to Vin by only a pullup resistor, which must be a 100kohm resistor. EN voltage is clamped by a Zener diode. This Zener diode is not allowed to go through large current. R1 is not allowed smaller than 80k ohm. R1 must also not use a too large resistor to avoid EN not being able to turn on. So R1 range is 80k ohm to 3M ohm. R1 must use 100k ohm.



Figure 6-1. EN Block Circuit

#### 6.3.7 Undervoltage Lockout (UVLO) Protection

UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### 6.3.8 Thermal Shutdown

The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 155°C), the device is shut off. This protection is a non-latch protection.



#### 6.4 Device Functional Modes

#### 6.4.1 Eco-mode Operation

The TPS562203 operates in Eco-mode, which maintains high efficiency at light loading. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on time is kept almost the same as it was in continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This fact makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high.

#### 6.4.2 FCCM Mode Operation

The TPS562206 operates in forced CCM (FCCM) mode, which keeps the converter operating in continuous current mode during light load conditions and allows the inductor current to become negative. During FCCM mode, the switching frequency (FSW) is maintained at an almost constant level over the entire load range, which is designed for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The devices are typical buck DC/DC converters. The devices are typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 2A. The following design procedure can be used to select component values for TPS56220x. Alternately, the WEBENCH® software can be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

### 7.2 Typical Application

The application schematic in Figure 7-1 is developed to meet the previous requirements. This circuit is available as the evaluation module (EVM). The section provide the design procedure.

Figure 7-1 shows the TPS562203 4.2V to 17V input, 1.05V output converter schematics.



Figure 7-1. TPS562203 1.05V/2A Reference Design

#### 7.2.1 Design Requirements

Table 7-1 shows the design parameters for this application.

Table 7-1. Design Parameters

| PARAMETER                          | EXAMPLE VALUE |
|------------------------------------|---------------|
| Input voltage range                | 4.2V to 17V   |
| Output voltage                     | 1.05V         |
| Transient response, 1.5A load step | ΔVout = ±5%   |
| Input ripple voltage               | 100mV         |
| Output ripple voltage              | 20mV          |
| Output current rating              | 2A            |
| Operating frequency                | 600 kHz       |

#### 7.2.2 Detailed Design Procedure

#### 7.2.2.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPS562203 device with the WEBENCH® Power Designer.

Click here to create a custom design using the TPS562206 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 7.2.2.2 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the FB pin. TI recommends to use 1% tolerance or better divider resistors. Start by using Equation 3 to calculate V<sub>OUT</sub>.

To improve efficiency at very light loads, consider using larger value resistors. Too high of resistance is more susceptible to noise and voltage errors from the FB input current are more noticeable.

$$V_{OUT} = 0.6 \times \left(1 + \frac{R1}{R2}\right) \tag{3}$$

#### 7.2.2.3 Output Filter Selection

The LC filter used as the output filter has a double pole at Equation 4. In this equation,  $C_{OUT}$  must use effective value after derating, not nominal value.

$$Frequency_{doublepole} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
 (4)

For any control topology that is compensated internally, there is a range of the output filter control topology can support. At low frequency, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180°. At the output filter pole frequency, the gain rolls off at a –40dB per decade rate and the phase drops has a 180 degree drop. The internal ripple generation network

introduces a high-frequency zero that reduces the gain roll off from  $-40 \, \mathrm{dB}$  to  $-20 \, \mathrm{dB}$  per decade and leads the 90 degree phase boost. The internal ripple injection high-frequency zero is about 41kHz. TI recommends the inductor and capacitor selected for the output filter that the double pole is located about 20kHz, so that the phase boost provided by this high-frequency zero provides adequate phase margin for the stability requirement. For higher than 2V output voltage, TI suggests to add a CFF (Cap of Feed Forward) C4 in schematic to increase the bandwidth and phase margin. The suggested CFF range is 10pF to 100pF. The crossover frequency of the overall system must usually be targeted to be less than one-third of the switching frequency.

OUTPUT Min Max CFF(pF) **VOLTAGE** R1 (kΩ) R2 (kΩ) Min L(uH) TYP L (uH) Max L(uH) Typ Cout(uF) Cout(uF) Cout(uF) (V) 8.0 3.33 10.0 1.2 1.5 2.2 22 110 66 1.05 10.0 2.2 110 7.5 1.2 3.3 22 44 2.5 95.0 30.0 2.2 3.3 4.7 22 44 110 10 3.3 135.0 30.0 3.3 4.7 6.8 22 44 110 18 5 220.0 30.0 3.3 4.7 6.8 22 44 110 18 7 320.0 30.0 3.3 4.7 22 6.8 44 110 18

Table 7-2. Recommended Component Values

Use Equation 5, Equation 6, and Equation 7 to calculate the inductor peak-to-peak ripple current, peak current and RMS current. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current.

$$II_{P-P} = \frac{V_{OUT}}{V_{IN}(Max)} \times \frac{V_{IN}(Max) - V_{OUT}}{L_{OUT} \times f_{SW}}$$
(5)

$$II_{PEAK} = I_O + \frac{II_{P-P}}{2} \tag{6}$$

$$I_{LO(RMS)} = \sqrt{I_O^2 + \frac{1}{12} \times II_{P-P}^2} \tag{7}$$

For this design example, the calculated peak current is 3.68A and the calculated RMS current is 3.03A. The inductor used is a WE 74437349022.

The capacitor value and ESR determines the amount of output voltage ripple. The TPS562203 are intended for use with ceramic or other low ESR capacitors. TI recommends to use  $2 \times 22\mu F$  output cap. Use Equation 8 to determine the required RMS current rating for the output capacitor.

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_{OUT} \times f_{SW}}$$
(8)

For this design, two MuRata GRM21BR61A226ME44L 22 $\mu$ F output capacitors are used. The typical ESR is 2m $\Omega$  each. The calculated RMS current is 0.286A and each output capacitor is rated for 4A.

### 7.2.2.4 Input Capacitor Selection

The TPS562203 requires an input decoupling capacitor, and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over  $10\mu F$  for the decoupling capacitor. An additional  $0.1\mu F$  capacitor (C3) from pin 3 to ground is optional to provide additional high frequency filtering. The capacitor voltage rating must be greater than the maximum input voltage.

#### 7.2.2.5 Bootstrap Capacitor Selection

Connect a 0.1µF ceramic capacitor between the BST to SW pin for proper operation. TI recommends to use a ceramic capacitor.



#### 7.2.3 Application Curves







Figure 7-8. TPS562203 Output Voltage Ripple With 0.1A Loading

Figure 7-9. TPS562206 Output Voltage Ripple With 0.1A Loading





Figure 7-10. TPS562203 Output Voltage Ripple With 2A Loading

Figure 7-11. TPS562206 Output Voltage Ripple With 2A Loading





Figure 7-12. TPS562203 Enable On With 2A Loading

Figure 7-13. TPS562203 Enable Off With 2A Loading









### 7.3 Power Supply Recommendations

TPS56220x are designed to operate from input supply voltages in the range of 4.2V to 17V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum duty is 95%.

### 7.4 Layout

#### 7.4.1 Layout Guidelines

- Make VIN and GND traces as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation.
- 2. Place the input capacitor and output capacitor as close to the device as possible to minimize trace impedance.
- 3. Provide sufficient vias for the input capacitor and output capacitor.
- 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. connect a separate VOUT path to the upper feedback resistor.
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Place a voltage feedback loop away from the high-voltage switching trace, and preferably has ground shield.
- 9. Make the trace of the FB node as small as possible to avoid noise coupling.
- 10. Make the GND trace between the output capacitor and the GND pin as wide as possible to minimize trace impedance.



### 7.4.2 Layout Example



Figure 7-22. TPS562203 Layout



# 8 Device and Documentation Support

### 8.1 Device Support

#### 8.1.1 Development Support

### 8.1.1.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPS562203 device with the WEBENCH® Power Designer.

Click here to create a custom design using the TPS562206 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

D-CAP3<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 9 Revision History

| Changes from Revision * (June 2023) to Revision A (January 2024)    | Page |
|---------------------------------------------------------------------|------|
| Changed document status from Advance Information to Production Data | 1    |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



www.ti.com 20-Jan-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TPS562203DRLR    | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | 2203                 | Samples |
| TPS562206DRLR    | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | 2206                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Jan-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Jan-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |         | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|---------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS562203DRLR | SOT-5X3 | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |
| TPS562206DRLR | SOT-5X3 | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |

www.ti.com 21-Jan-2024



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS562203DRLR | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |
| TPS562206DRLR | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated