











**TPD2E1B06** 

SLVSC77D -AUGUST 2013-REVISED APRIL 2016

# TPD2E1B06 Dual-Channel High-Speed ESD Protection Device

#### **Features**

- Provides System Level ESD Protection for Low Voltage IO Interface
- IEC 61000-4-2 Level 4 ESD Rating
- Low IO Capacitance: 0.85 pF (Typical)
- DC Breakdown Voltage: 7 V (Minimum)
- Ultra-Low Leakage Current: 10 nA (Maximum)
- Low ESD Clamping Voltage
- Temperature Range: -40°C to 125°C
- Small Easy-to-Route DRL package

# **Applications**

- **Gaming Machines**
- eBooks
- Portable Media Players
- **Digital Cameras**

### 3 Description

The TPD2E1B06 device is a dual-channel, ultra-low capacitance ESD protection device. It offers ±10-KV IEC contact ESD protection. Its 1-pF line capacitance makes it suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS, and I2C. The TPD2E1B06 device has two common layout methods, and both are highlighted in *Layout*.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |  |  |
|-------------|---------|-------------------|--|--|
| TPD2E1B06   | SOT (6) | 1.60 mm × 1.20 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2016, Texas Instruments Incorporated



| Т | al | ٦l | e ( | n | F ( | C. | n | n | tو | n   | te |
|---|----|----|-----|---|-----|----|---|---|----|-----|----|
|   | ш  |    | _   | _ |     | •  | _ |   |    | , , |    |

| 1 | Features 1                             | 7.3 Feature Description                             | 7    |
|---|----------------------------------------|-----------------------------------------------------|------|
| 2 | Applications 1                         | 7.4 Device Functional Modes                         | 7    |
| 3 | Description 1                          | 8 Application and Implementation                    | 8    |
| 4 | Revision History2                      | 8.1 Application Information                         | 8    |
| 5 | Pin Configuration and Functions        | 8.2 Typical Application                             | 8    |
| 6 | Specifications3                        | 9 Power Supply Recommendations                      | 10   |
| • | 6.1 Absolute Maximum Ratings           | 10 Layout                                           | 10   |
|   | 6.2 ESD Ratings                        | 10.1 Layout Guidelines                              | . 10 |
|   | 6.3 Recommended Operating Conditions 4 | 10.2 Layout Examples                                | . 10 |
|   | 6.4 Thermal Information                | 11 Device and Documentation Support                 | 11   |
|   | 6.5 Electrical Characteristics         | 11.1 Community Resources                            | . 11 |
|   | 6.6 Typical Characteristics            | 11.2 Trademarks                                     | . 11 |
| 7 | Detailed Description 7                 | 11.3 Electrostatic Discharge Caution                | . 11 |
| - | 7.1 Overview 7                         | 11.4 Glossary                                       | . 11 |
|   | 7.2 Functional Block Diagram           | 12 Mechanical, Packaging, and Orderable Information | 11   |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (September 2013) to Revision D

**Page** 

#### Changes from Revision B (September 2013) to Revision C

Page

#### Changes from Revision A (August 2013) to Revision B

Changes from Original (July 2013) to Revision A

Page

# 

Page



### 5 Pin Configuration and Functions



#### **Pin Functions**

| Р    | PIN NAME NO. |     | DESCRIPTION                | LICACE                                              |  |  |  |
|------|--------------|-----|----------------------------|-----------------------------------------------------|--|--|--|
| NAME |              |     | DESCRIPTION                | USAGE                                               |  |  |  |
| IOA1 | 1            | I/O |                            |                                                     |  |  |  |
| IOA2 | 5            | I/O | FCD must set and share and | See Application Information.                        |  |  |  |
| IOB1 | 2            | I/O | ESD protected channel      |                                                     |  |  |  |
| IOB2 | 4            | I/O |                            |                                                     |  |  |  |
| NC   | 3, 6         | NC  | No connect                 | Can be left floating, grounded, or connected to VCC |  |  |  |

# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                        | MIN | MAX | UNIT |
|------------------|--------------------------------------------------------|-----|-----|------|
|                  | Operating temperature                                  | -40 | 125 | °C   |
| I <sub>PP</sub>  | Peak pulse current (tp = $8/20 \mu s$ ) <sup>(2)</sup> |     | 2.5 | Α    |
| P <sub>PP</sub>  | Peak pulse power (tp = $8/20 \mu s$ ) <sup>(2)</sup>   |     | 35  | W    |
| T <sub>stg</sub> | Storage temperature                                    | -65 | 155 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                | VALUE  | UNIT |
|--------------------|-------------------------|------------------------------------------------|--------|------|
| V                  | Electrostatio discharge | IEC 61000-4-2 contact discharge <sup>(1)</sup> | ±10000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 air-gap discharge <sup>(1)</sup> | ±15000 | V    |

(1) Using Routing Option 1 or 2 as shown in Figure 13 or Figure 14.

Copyright © 2013–2016, Texas Instruments Incorporated

<sup>(2)</sup> Using Routing Option 1 or 2 as shown in Figure 13 or Figure 14.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                    | MIN  | MAX | UNIT |
|----------------|------------------------------------|------|-----|------|
| $V_{IO}$       | Pin IOA1 to IOA2; Pin IOB1 to IOB2 | -5.5 | 5.5 | V    |
| T <sub>A</sub> | Operating free-air temperature     | -40  | 125 | °C   |

### 6.4 Thermal Information

over operating free-air temperature range (unless otherwise noted)

|                       |                                              | TPD2E1B06 |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRL (SOT) | UNIT |
|                       |                                              | 6 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 349.7     | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 120.5     | °C/W |
| $R\theta_{\theta JB}$ | Junction-to-board thermal resistance         | 171.4     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 10.8      | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 169.4     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, the Semiconductor and IC Package Thermal Metrics application report,

#### 6.5 Electrical Characteristics

over operating free-air temperature range. (unless otherwise noted)

|                   | PARAMETER                | TEST CONDITIONS                                           | MIN | TYP  | MAX | UNIT |  |
|-------------------|--------------------------|-----------------------------------------------------------|-----|------|-----|------|--|
| $V_{RWM}$         | Reverse standoff voltage |                                                           |     |      | 5.5 | V    |  |
| 1.7               | Clamp voltage with ESD   | I <sub>PP</sub> = 1 A, TLP, I/O to GND <sup>(1)(2)</sup>  |     | 11   |     |      |  |
| $V_{CLAMP}$       | strike                   | $I_{PP} = 5 \text{ A}, \text{ TLP, I/O to GND}^{(1)(2)}$  |     | 15   |     | V    |  |
| 1.7               | Clamp voltage with ESD   | $I_{PP} = 1 \text{ A, TLP, GND to I/O}$                   |     | 11   |     | V    |  |
| $V_{CLAMP}$       | strike                   | $I_{PP} = 5 \text{ A}$ , TLP, GND to I/O $^{(1)(2)}$      |     | 15   |     | V    |  |
| R <sub>DYN</sub>  | Dynamic resistance       |                                                           |     | 0.9  |     | Ω    |  |
| C <sub>L1</sub>   | Pin 2 and 5 capacitance  | Pin 1 and 4 = GND, f = 1 MHz, $V_{BIAS} = 2.5 V^{(2)(3)}$ |     | 0.85 |     | рF   |  |
| C <sub>L2</sub>   | Pin 1 and 4 capacitance  | Pin 2 and 5 = GND, f = 1 MHz, $V_{BIAS} = 2.5 V^{(2)(4)}$ |     | 1.05 |     | pF   |  |
| $V_{BR}$          | Break-down voltage       | I <sub>IO</sub> = 1 mA                                    | 7   |      | 9.5 | V    |  |
| I <sub>LEAK</sub> | Leakage current          | V <sub>BIAS</sub> = +2.5 V                                |     | 1    | 10  | nA   |  |

Transmission line pulse with rise time 10 ns and pulse width 100 ns.

 $T_A = 25^{\circ}C$ 

Using Routing Option 1, Figure 13.
Using Routing Option 2, Figure 14.



### 6.6 Typical Characteristics





# **Typical Characteristics (continued)**





#### 7 Detailed Description

#### 7.1 Overview

The TPD2E1B06 is a bidirectional, low-capacitance, two-channel ESD clamping device. It has more than IEC 61000-4-2 Level 4 ESD Rating. The low IO capacitance makes the device a good fit for a wide range of data speeds. Common applications include USB 2.0, LVDS, and I2C.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The TPD2E1B06 device provides robust system level IEC protection. This device protects circuit from ESD strikes up to  $\pm 10$ -kV contact and  $\pm 15$ -kV air-gap specified in the IEC 61000-4-2 level 4. It also handles up to 2.5-A surge current (IEC61000-4-5 8/20  $\mu$ s). The I/O capacitance of 0.85 pF supports high data rates. The device has a small dynamic resistance of 0.9  $\Omega$ , making clamping voltage low when the device is actively protecting other circuits. With low capacitance and dynamic resistance, the TPD2E1B06 is a good fit for interfaces like USB 2.0, LVDS, and I2C. The breakdown is bidirectional so that this protection device is especially good for bidirectional signals like audio lines. Low leakage allows the diode to conserve power when working below the V<sub>RWM</sub>. The temperature range of -40°C to 125°C makes this ESD device work at extensive temperatures in most environments.

#### 7.4 Device Functional Modes

The TPD2E1B06 is a passive clamp that has low leakage during normal operation when the voltage across each channel is below  $V_{RWM}$  and activates when the it goes above  $V_{BR}$ . During IEC ESD events, transient voltages will be clamped. When the voltages on the protected lines fall below the trigger voltage, the device reverts back to the low-leakage passive state.



### Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

When a system contains a human interface connector, the system becomes vulnerable to large system-level ESD strikes that standard ICs cannot survive. TVS ESD protection diodes are typically used to suppress ESD at these connectors. There are 2 channels of back-to-back diodes in TPD2E1B06. The device is typically used to provide a path to ground for dissipating ESD events between a human interface connector and a system. As the current from ESD passes through the device, only a small voltage drop is present across the diode structure. This is the voltage presented to the protected IC. The low R<sub>DYN</sub> of the triggered TVS holds this voltage, V<sub>CLAMP</sub>, to a tolerable level to the protected IC.

### 8.2 Typical Application



Figure 10. Typical Application Schematic

#### 8.2.1 Design Requirements

In this design example, a TPD2E1B06 is used to protect audio channels. Table 1 lists the system parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                      | VALUE                         |
|---------------------------------------|-------------------------------|
| Audio Amplifier Class                 | AB                            |
| Audio signal voltage range            | −3 V to 3 V                   |
| Audio frequency content               | 20 Hz to 20 kHz               |
| Required IEC 61000-4-2 ESD Protection | ±8-kV Contact/ ±15-kV Air-Gap |

#### 8.2.2 Detailed Design Procedure

For some parameters, the designer must ensure the following before designing:

- Voltage range on the protected line must not exceed the reverse standoff voltage of the TVS diode(s) (V<sub>RWM</sub>)
- Operating frequency is supported by the I/O capacitance C<sub>IO</sub> of the TVS diode



IEC 61000-4-2 protection requirement is covered by the IEC performance of the TVS diode

For this application, the audio signal voltage range is -3 V to 3 V. The  $V_{RWM}$  for the TVS is -5.5 V to 5.5 V; therefore, the bidirectional TVS will not break down during normal operation.

Next, consider the frequency content of this audio signal. In this application with the class AB amplifier, the frequency content is from 20 Hz to 20 kHz; ensure that the TVS I/O capacitance will not distort this signal by filtering it. With TPD2E1B06 typical capacitance of 0.85 pF, which leads to a typical 3-dB bandwidth of more than 3 GHz, this diode has way sufficient bandwidth to pass the audio signal without distorting it.

Finally, the human interface in this application requires above standard Level 4 IEC 61000-4-2 system-level ESD protection (±8-kV Contact and ±15-kV Air-Gap). TPD2E1B06 can survive at least ±10-kV Contact and ±15-kV Air-Gap. Therefore, the device can provide sufficient ESD protection for the interface, even though the requirements are stringent. For any TVS diode to provide the full range of ESD protection capabilities, as well as to minimize the noise and EMI disturbances the board will see during ESD events, a system designer must use proper board layout of their TVS ESD protection diodes. See *Layout* for instructions on properly laying out the TPD2E1B06.

### 8.2.3 Application Curves





Copyright © 2013–2016, Texas Instruments Incorporated

## 9 Power Supply Recommendations

This TPD2E1B06 is a passive TVS diode-based ESD protection device so it does not have any power requirements. Take care not to violate the maximum voltage specifications for each pin.

### 10 Layout

#### 10.1 Layout Guidelines

- The optimum placement of the TPD2E1B06 is as close to the connector as possible. EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. The printed-circuit board (PCB) designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces, which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Avoid sharp corners on the protected traces. Electric fields tend to build up on corners, increasing EMI coupling.
- Use thick and short traces for the ground pins

#### 10.2 Layout Examples



Figure 13. Routing Option 1



Figure 14. Routing Option 2



## 11 Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2013–2016, Texas Instruments Incorporated

www.ti.com 28-Feb-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| TPD2E1B06DRLR    | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 125   | (DUH, DUL)<br>DUG    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD2E1B06DRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |

www.ti.com 25-Sep-2024



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPD2E1B06DRLR | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |  |



PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated