









TCAN3404-Q1, TCAN3403-Q1 SLLSFQ6A - DECEMBER 2022 - REVISED JUNE 2024

# TCAN340x-Q1 3.3V Automotive CAN FD Transceivers with Standby Mode and ±58V

**bus Standoff** 

#### 1 Features

- AEC-Q100 Qualified for automotive applications
- 3.3V Single supply operation
  - Eliminates the 5V regulator saving BOM cost and reducing PCB space
- Excellent EMC operation in homogeneous and heterogeneous networks
- Compatible with the requirements of ISO 11898-2:2016 physical layer standard
- **Functional Safety-Capable** 
  - Documentation available to aid in functional safety system design
- Support of classical CAN and optimized CAN FD performance at 2, 5, and 8Mbps
  - Short and symmetrical propagation delays for enhanced timing margin
- TCANC3403-Q1: I/O voltage range supports: 1.7V to 3.6V
- Receiver common mode input voltage: ±30V
- Protection features:
  - Bus fault protection: ±58V
  - ISO 10605 ESD on bus pins: ±8kV
  - Undervoltage protection
  - TXD-dominant time-out (DTO)
  - Thermal-shutdown protection (TSD)
- Operating modes:
  - Normal mode
  - Low power standby mode supporting remote wake-up request
  - Ultra-low power shutdown mode: TCANC3404-Q1 only
- Optimized behavior when unpowered
  - Bus and logic pins are high impedance (no load to operating bus or application)
  - Hot-plug capable: power up or down glitch-free operation on bus and RXD output
- 8-Pin SOIC, small footprint SOT-23 and lead less VSON-8 package with wettable flanks for automated optical inspection (AOI)

## 2 Applications

- Automotive and transportation
  - Body control modules
  - Automotive gateway
  - Advanced driver assistance system (ADAS)
  - Infotainment

## 3 Description

The TCANC3403-Q1 and TCANC3404-Q1 are 3.3V controller area network (CAN) FD transceivers that are compatible with the physical layer requirements of the ISO 11898-2:2016 high-speed CAN specification.

The transceivers have certified electromagnetic compatibility (EMC) operation for use with classical CAN and CAN FD networks up to 5 megabits per second (Mbps). Up to 8Mbps operation in simpler networks is possible with these devices. The TCANC3403-Q1 includes an internal logic level translation through the V<sub>IO</sub> pin, allowing the direct interface of the transceiver I/Os to 1.8V, 2.5V, or 3.3V logic levels. The TCANC3404-Q1 has shutdown feature where all blocks are powered off and device enters ultra-low power consumption mode. The transceivers support a low-power standby mode, and a wake over CAN which is compliant to the ISO 11898-2:2016 defined wake-up pattern (WUP).

The transceivers include thermal-shutdown (TSD), TXD-dominant time-out (DTO) and undervoltage detection. The devices have defined fail-safe behavior in supply undervoltage or floating pin scenarios. These devices are available in industrystandard SOIC-8, the VSON-8, and a space-saving small footprint SOT-23 packages.

**Package Information** 

| PART NUMBER                  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |  |
|------------------------------|------------------------|-----------------------------|--|--|--|--|--|
| TOANO0400 O4                 | SOIC (D)               | 4.9mm x 6mm                 |  |  |  |  |  |
| TCANC3403-Q1<br>TCANC3404-Q1 | VSON (DRB)             | 3mm x 3mm                   |  |  |  |  |  |
| I OANOUTOT-Q I               | SOT-23 (DDF)           | 2.9mm x 2.8mm               |  |  |  |  |  |

- For more information, see Section 12. (1)
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



## **Table of Contents**

| 1 Features                           | 1        | 8.2 Functional Block Diagram                         | 17   |
|--------------------------------------|----------|------------------------------------------------------|------|
| 2 Applications                       | 1        | 8.3 Feature Description                              |      |
| 3 Description                        |          | 8.4 Device Functional Modes                          | 22   |
| 4 Device Comparison                  | 2        | 9 Application Information Disclaimer                 | 25   |
| 5 Pin Configuration and Functions    | 3        | 9.1 Application Information                          | . 25 |
| 6 Specifications                     | 4        | 9.2 Typical Application                              |      |
| 6.1 Absolute Maximum Ratings         |          | 9.3 System Examples                                  |      |
| 6.2 ESD Ratings                      |          | 9.4 Power Supply Recommendations                     |      |
| 6.3 ESD Ratings, IEC Transients      |          | 9.5 Layout                                           | 30   |
| 6.4 Recommended Operating Conditions | 4        | 10 Device and Documentation Support                  | 31   |
| 6.5 Thermal Characteristics          | <b>5</b> | 10.1 Receiving Notification of Documentation Updates | 31   |
| 6.6 Supply Characteristics           | 5        | 10.2 Support Resources                               | 31   |
| 6.7 Dissipation Ratings              | 6        | 10.3 Trademarks                                      | 31   |
| 6.8 Electrical Characteristics       | 6        | 10.4 Electrostatic Discharge Caution                 | 31   |
| 6.9 Switching Characteristics        | 8        | 10.5 Glossary                                        | 31   |
| 6.10 Typical Characteristics         | 12       | 11 Revision History                                  | 31   |
| 7 Parameter Measurement Information  | 14       | 12 Mechanical, Packaging, and Orderable              |      |
| 8 Detailed Description               | 17       | Information                                          | 31   |
| 8.1 Overview                         | 17       |                                                      |      |

## **4 Device Comparison**

| Part Number | Pin 5                         | Pin 8                              |
|-------------|-------------------------------|------------------------------------|
| TCAN3404-Q1 | Ultra-low power shutdown mode | Low Power Standby Mode with Remote |
| TCAN3403-Q1 | Low voltage I/O support       | Wake                               |



## **5 Pin Configuration and Functions**



Figure 5-1. DDF Package, 8-Pin SOT-23 (Top View)

Figure 5-2. D Package, 8-Pin SOIC (Top View)



Figure 5-3. DRB Package, 8-Pin VSON (Top View)

Table 5-1. Pin Functions

| PINS                                         |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                   |  |
|----------------------------------------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------|--|
| NAME                                         | NO. | ITPE\/              | DESCRIPTION                                                                                                   |  |
| TXD                                          | 1   | Digital Input       | CAN transmit data input; integrated pull-up                                                                   |  |
| GND                                          | 2   | G                   | Ground connection                                                                                             |  |
| V <sub>CC</sub> 3 Supply 3.3V supply voltage |     | 3.3V supply voltage |                                                                                                               |  |
| RXD                                          | 4   | Digital Output      | CAN receive data output, tri-stated when device powered off                                                   |  |
| SHDN                                         | 5   | Digital Input       | Device in ultra-low power shutdown mode if pin is high; integrated pull-down (TCAN3404-Q1 only)               |  |
| V <sub>IO</sub>                              |     | Supply              | I/O supply voltage (TCAN3403-Q1 only)                                                                         |  |
| CANL                                         | 6   | Bus I/O             | Low-level CAN bus input/output line                                                                           |  |
| CANH                                         | 7   | Bus I/O             | High-level CAN bus input/output line                                                                          |  |
| STB                                          | 8   | Digital Input       | Standby input for mode control; integrated pull-up                                                            |  |
| Thermal Pad (VSON only)                      |     | _                   | Connect the thermal pad to any internal PCB ground plane using multiple vias for optimal thermal performance. |  |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground.



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                          |                                                                           | MIN  | MAX | UNIT |
|--------------------------|---------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>          | Supply voltage                                                            | -0.3 | 6   | V    |
| V <sub>IO</sub>          | Supply voltage I/O level shifter (only for TCAN3403)                      | -0.3 | 6   | V    |
| V <sub>BUS</sub>         | CAN bus I/O voltage range on CANH and CANL                                | -58  | 58  | V    |
| V <sub>DIFF</sub>        | Max differential voltage between CANH and CANL $V_{DIFF}$ = (CANH - CANL) | -58  | 58  | V    |
| V <sub>Logic_Input</sub> | Logic pin input voltage (TXD, STB, SHDN)                                  | -0.3 | 6   | V    |
| V <sub>RXD</sub>         | Logic output voltage range (RXD)                                          | -0.3 | 6   | V    |
| I <sub>O(RXD)</sub>      | RXD output current                                                        | -8   | 8   | mA   |
| TJ                       | Junction temperature                                                      | -40  | 165 | °C   |
| T <sub>STG</sub>         | Storage temperature                                                       | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                  |                         |                                                                                       |                                                                               | VALUE  | UNIT |
|------------------|-------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------|------|
| V <sub>ESD</sub> | Electrostatic discharge |                                                                                       | HBM classification level 3A for all pins                                      | ±4000  | V    |
|                  |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>                               | HBM classification level 3B for global pins CANH and CANL with respect to GND | ±10000 | V    |
|                  |                         | Charged-device model (CDM), per AEC Q100-011 CDM classification level C5 for all pins |                                                                               | ±750   | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 ESD Ratings, IEC Transients

|                   |                                                                      |                                            |                                                                                                                                                            | VALUE  | UNIT |
|-------------------|----------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
|                   |                                                                      |                                            | SAE J2962-2 per ISO 10605<br>Powered contact discharge                                                                                                     | ±8000  | V    |
| V <sub>ESD</sub>  | System level electrostatic discharge                                 | CAN bus terminals (CANH, CANL) to GND      | us terminals (CANH, CANL) to GND  Background SAE J2962-2 per ISO 10605 Powered air discharge  IEC 62228-3 per ISO 10605 Pulse 1 Pulse 2a Pulse 3a Pulse 3b | ±15000 | V    |
|                   |                                                                      |                                            | IEC 62228-3 per ISO 10605                                                                                                                                  | ±8000  | V    |
|                   |                                                                      | CAN but to make the (CANIII CANIII) to CND | Pulse 1                                                                                                                                                    | -100   | V    |
|                   | ISO 7637-2 Transient immunity <sup>(1)</sup>                         |                                            | Pulse 2a                                                                                                                                                   | 75     | V    |
| V <sub>Tran</sub> | 130 7637-2 Hansient infiniting                                       | CAN bus terminals (CANA, CANE) to GND      | Pulse 3a                                                                                                                                                   | -150   | V    |
| - IIali           |                                                                      |                                            | Pulse 3b                                                                                                                                                   | 100    | V    |
|                   | Direct capacitor coupling, SAE J2962-2 per ISO 7637-3 <sup>(2)</sup> | CAN bus terminals (CANH, CANL) to GND      | DCC slow transient pulse                                                                                                                                   | ±30    | V    |

<sup>(1)</sup> Tested according to IEC 62228-3:2019 CAN Transceivers, Section 6.3; standard pulses parameters defined in ISO 7637-2 (2011)

## **6.4 Recommended Operating Conditions**

|                 |                                                          | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                                           | 3   | 3.3 | 3.6 | V    |
| V <sub>IO</sub> | Supply voltage for I/O level shifter (only for TCAN3403) | 1.7 |     | 3.6 | V    |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

<sup>(2)</sup> Tested according to SAE J2962-2



## 6.4 Recommended Operating Conditions (continued)

|                      |                                                            | MIN  | NOM MAX | UNIT |
|----------------------|------------------------------------------------------------|------|---------|------|
| I <sub>OH(RXD)</sub> | RXD terminal high-level output current                     | -2   |         | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low-level output current                      |      | 2       | mA   |
| I <sub>OH(RXD)</sub> | RXD terminal high-level output current (only for TCAN3403) | -1.5 |         | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low-level output current (only for TCAN3403)  |      | 1.5     | mA   |
| TJ                   | Junction temperature                                       | -40  | 150     | °C   |

#### **6.5 Thermal Characteristics**

| THERMAL METRIC <sup>(1)</sup> |                                              |          | TCAN3403/3404-Q1 |            |      |  |
|-------------------------------|----------------------------------------------|----------|------------------|------------|------|--|
|                               |                                              | D (SOIC) | DDF (SOT)        | DRB (VSON) | UNIT |  |
| R <sub>⊙JA</sub>              | Junction-to-ambient thermal resistance       | 114.4    | 122.9            | 50.9       | °C/W |  |
| R <sub>OJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 49.0     | 51.7             | 55.8       | °C/W |  |
| R <sub>⊙JB</sub>              | Junction-to-board thermal resistance         | 58.0     | 45.7             | 23.2       | °C/W |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 7.0      | 1.3              | 1.4        | °C/W |  |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 57.1     | 45.4             | 23.2       | °C/W |  |
| R <sub>OJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A      | N/A              | 7.7        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.6 Supply Characteristics**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V; V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

|                 | PARAMETER                              |                         | TEST CONDITIONS                                                                                                                                                                               | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                 |                                        | Dominant                | $TXD = 0 \text{ V, STB} = 0 \text{ V}$ $R_L = 60 \Omega, C_L = \text{open}$ See Figure 7-1                                                                                                    |     | 42  | 55  | mA   |
| I <sub>CC</sub> | Supply current normal mode             | Dominant                | TXD = 0 V, STB = 0 V<br>$R_L$ = 50 $\Omega$ , $C_L$ = open<br>See Figure 7-1                                                                                                                  |     | 50  | 60  | mA   |
|                 |                                        | Recessive               | $\begin{aligned} \text{TXD} &= \text{V}_{\text{CC}}, \text{STB} = 0 \text{ V} \\ \text{R}_{\text{L}} &= 50 \Omega, \text{ C}_{\text{L}} = \text{open} \\ \text{See Figure 7-1} \end{aligned}$ |     | 7   | 8.2 | mA   |
|                 | Supply current normal mode             | Dominant with bus fault | TXD = 0 V, STB = 0 V CANH = CANL = ±25 V R <sub>L</sub> = open, C <sub>L</sub> = open See Figure 7-1                                                                                          |     |     | 130 | mA   |
|                 |                                        |                         | TXD = STB = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open , $T_J$ <= 85 °C, See Figure 7-1                                                                                                    |     | 1   | 2   |      |
|                 | Supply current standby mode (TCAN3403) |                         | TXD = STB = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open , $T_J$ <= 125 °C, See Figure 7-1                                                                                                   |     | 1   | 3   | μА   |
| Icc             |                                        |                         | TXD = STB = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $T_J$ <= 150 °C, See Figure 7-1                                                                                                    |     | 1   | 4   |      |
|                 |                                        |                         | TXD = STB = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $T_J$ <= 85 °C, See Figure 7-1                                                                                                     |     | 10  | 15  |      |
|                 | Supply current standby mod             | de (TCAN3404)           | TXD = STB = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $T_J$ <= 125 °C, See Figure 7-1                                                                                                    |     | 10  | 16  | μА   |
|                 |                                        |                         | TXD = STB = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $T_J$ <= 150 °C, See Figure 7-1                                                                                                    |     | 10  | 17  |      |



## 6.6 Supply Characteristics (continued)

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V; V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

|                                               | PARAMETER                                                              |                         | TEST CONDITIONS                                                                                                                                              | MIN | TYP  | MAX  | UNIT |
|-----------------------------------------------|------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
|                                               | I/O supply current normal                                              | Dominant                | TXD = 0 V, STB = 0 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = open<br>RXD floating                                                                                   |     | 125  | 300  |      |
|                                               | mode                                                                   | recessive               | $\begin{split} TXD &= V_{IO}, STB = 0 \ V \\ R_L &= 60 \ \Omega, \ C_L = \text{open} \\ RXD \ \text{floating} \end{split}$                                   |     | 19   | 48   |      |
| I <sub>IO</sub> (only<br>for<br>TCAN34<br>03) |                                                                        |                         | $\begin{split} TXD &= V_{IO}, STB = V_{IO} \\ R_L &= 60 \ \Omega, \ C_L = \text{open} \\ RXD \ \text{floating}, \ T_J <= 85 \ ^{\circ}\text{C} \end{split}$  |     | 9    | 13   | μΑ   |
|                                               | I/O supply current standby mode                                        |                         | $\begin{split} & TXD = V_{IO}, STB = V_{IO} \\ & R_{L} = 60 \ \Omega, \ C_{L} = open \\ & RXD \ floating, \ T_{J} <= 125 \ ^{\circ}C \end{split}$            |     | 9    | 14   |      |
|                                               |                                                                        |                         | $\begin{split} TXD &= V_{IO}, STB = V_{IO} \\ R_L &= 60 \ \Omega, \ C_L = \text{open} \\ RXD \ \text{floating}, \ T_J <= 150 \ ^{\circ}\text{C} \end{split}$ |     | 9    | 15   |      |
| 1                                             | Supply current (V <sub>CC</sub> pin current), shutdown mode (TCAN3404) |                         | SHDN = $V_{CC}$ , RXD floating, TXD = $V_{CC}$ , $T_J \le 85$ °C                                                                                             |     |      | 2    | μА   |
| Icc                                           |                                                                        |                         | SHDN = $V_{CC}$ , RXD floating, TXD = $V_{CC}$ , $T_J \le 150$ °C                                                                                            |     |      | 5    |      |
| UV <sub>CC(R)</sub>                           | Undervoltage detection V <sub>CC</sub>                                 | rising                  | Ramp up                                                                                                                                                      |     | 2.75 | 2.9  | V    |
| UV <sub>CC(F)</sub>                           | Undervoltage detection on \                                            | / <sub>CC</sub> falling | Ramp down                                                                                                                                                    | 2.5 | 2.65 |      | V    |
| V <sub>HYS</sub>                              | Hysteresis voltage on UV <sub>CC</sub>                                 |                         |                                                                                                                                                              |     | 120  |      | mV   |
| UV <sub>IO(R)</sub>                           | Undervoltage detection V <sub>IO</sub> rising (TCAN3403)               |                         | Ramp up                                                                                                                                                      |     | 1.6  | 1.65 |      |
| UV <sub>IO(F)</sub>                           | Undervoltage detection on Valling (TCAN3403)                           | / <sub>IO</sub>         | Ramp down                                                                                                                                                    | 1.4 | 1.5  |      | V    |
| V <sub>HYS(UVI</sub><br>0)                    | Hysteresis voltage on UV <sub>IO</sub>                                 |                         |                                                                                                                                                              |     | 50   |      | mV   |

## 6.7 Dissipation Ratings

|                           | PARAMETER                                                                                                                 | TEST CONDITIONS                                                                                                           | MIN | TYP | MAX | UNIT |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Average power dissination | $V_{CC}$ = 3.3 V, $T_J$ = 27°C, $R_L$ = 60 $\Omega$ , $C_{L\_RXD}$ = 15 pF TXD input = 250 kHz 50% duty cycle square wave |                                                                                                                           | 50  |     | mW  |      |
| PD                        | Normal mode                                                                                                               | $V_{CC}$ = 3.6 V, $T_J$ = 150°C, $R_L$ = 50 $\Omega$ , $C_{L,RXD}$ = 15 pF TXD input = 2.5 MHz 50% duty cycle square wave |     | 60  |     | mW   |
| T <sub>TSD</sub>          | TSD Thermal shutdown temperature                                                                                          |                                                                                                                           |     | 192 |     | °C   |
| T <sub>TSD_HYS</sub>      | HYS Thermal shutdown hysteresis                                                                                           |                                                                                                                           |     | 10  |     | C    |

#### 6.8 Electrical Characteristics

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

| PARAMETER                       |                                      | TEST CONDITIONS                                                                   | MIN                                                                                                                                                                                                                                                     | TYP  | MAX  | UNIT            |   |
|---------------------------------|--------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|---|
| Driver Elec                     | Driver Electrical Characteristics    |                                                                                   |                                                                                                                                                                                                                                                         |      |      |                 |   |
|                                 | Dominant output voltage              | CANH                                                                              | TXD = 0 V, STB, SHDN = 0 V                                                                                                                                                                                                                              | 2.25 |      | V <sub>CC</sub> | V |
| N <sub>O(DOM)</sub> normal mode | CANL                                 | $50 \Omega \le R_L \le 65 \Omega$ , $C_L = open$<br>See Figure 7-2 and Figure 8-3 | 0.5                                                                                                                                                                                                                                                     |      | 1.25 | ٧               |   |
| V <sub>O(REC)</sub>             | Recessive output voltage normal mode | CANH and CANL                                                                     | $\begin{aligned} \text{TXD} &= \text{V}_{\text{IO}} \text{ or } \text{V}_{\text{CC}}, \text{STB, SHDN} = 0 \text{ V} \\ \text{R}_{\text{L}} &= \text{open (no load), C}_{\text{L}} = \text{open} \\ \text{See Figure 7-2 and Figure 8-3} \end{aligned}$ | 1.5  | 1.9  | 2.25            | V |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## **6.8 Electrical Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 . Device ambient maintained at 27°C) unless otherwise noted

|                       | PARAMETER                                                                          |                                                                                                                                                                                                                                              | TEST CONDITIONS                                                                                                                                                                                                                        | MIN  | TYP MAX | UNI |
|-----------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-----|
| V <sub>SYM</sub>      | Driver symmetry {(Vo(canh) + Vo(canh))/(Vo(RivOrec_canh)}                          | EC_CANH) <sup>+</sup>                                                                                                                                                                                                                        | TXD = 250 kHz, 1 MHz, 2.5 MHz, STB, SHDN = 0 V R <sub>L</sub> = 60, C <sub>SPLIT</sub> = 4.7 nF, C <sub>L</sub> = open See Figure 7-2 and Figure 9-2                                                                                   | 0.9  | 1.1     | V/\ |
| V <sub>SYM_DC</sub>   | DC output symmetry<br>(CANH <sub>REC</sub> + CANL <sub>REC</sub> - CA              | NH <sub>DOM</sub> - CANL <sub>DOM</sub> )                                                                                                                                                                                                    | STB, SHDN = 0 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = open<br>See Figure 7-2 and Figure 8-3                                                                                                                                                 | -400 | 400     | m۱  |
|                       | CANH - CANL                                                                        | TXD = 0 V, STB. SHDN = 0 V<br>$50 \Omega \le R_L \le 65 \Omega$ , $C_L$ = open<br>See Figure 7-2 and Figure 8-3                                                                                                                              | 1.5                                                                                                                                                                                                                                    | 3    | V       |     |
| V <sub>OD(DOM)</sub>  | Differential output voltage normal mode Dominant                                   | CAINH - CAINL                                                                                                                                                                                                                                | TXD = 0 V, STB, SHDN = 0 V<br>$45 \Omega \le R_L \le 70 \Omega$ , $C_L$ = open<br>See Figure 7-2 and Figure 8-3                                                                                                                        | 1.4  | 3       | V   |
|                       |                                                                                    | CANH - CANL                                                                                                                                                                                                                                  | TXD = 0 V, STB, SHDN = 0 V<br>$R_L$ = 2240 $\Omega$ , $C_L$ = open<br>See Figure 7-2 and Figure 8-3                                                                                                                                    | 1.5  | 3.4     | V   |
| /                     | Differential output voltage $  CANH - CANL  $ $  R_L = 60 \Omega$ $  See Figure  $ | $\begin{aligned} \text{TXD} &= \text{V}_{\text{IO}} \text{ or V}_{\text{CC}}, \text{ STB, SHDN} = 0 \text{ V} \\ \text{R}_{\text{L}} &= 60 \Omega, \text{ C}_{\text{L}} = \text{open} \\ \text{See Figure 7-2 and Figure 8-3} \end{aligned}$ | -120                                                                                                                                                                                                                                   | 12   | m'      |     |
| V <sub>OD(REC)</sub>  | normal mode<br>Recessive                                                           | CANH - CANL                                                                                                                                                                                                                                  | $\begin{aligned} \text{TXD} &= \text{V}_{\text{IO}} \text{ or V}_{\text{CC}}, \text{ STB, SHDN} = 0 \text{ V} \\ \text{R}_{\text{L}} &= \text{open, C}_{\text{L}} = \text{open} \\ \text{See Figure 7-2 and Figure 8-3} \end{aligned}$ | -50  | 50      | m'  |
|                       |                                                                                    | CANH                                                                                                                                                                                                                                         | $TXD = STB = V_{IO} \text{ or } V_{CC},$                                                                                                                                                                                               |      | 0.1     | V   |
| √ <sub>O(STB)</sub>   | Bus output voltage standby mode                                                    | CANL                                                                                                                                                                                                                                         | R <sub>L</sub> = open , C <sub>L</sub> = open                                                                                                                                                                                          | -0.1 | 0.1     | V   |
|                       | CANH - CANL                                                                        |                                                                                                                                                                                                                                              | See Figure 7-2 and Figure 8-3                                                                                                                                                                                                          | -0.2 | 0.2     | V   |
| OS(DOM)               | Short-circuit bus output current, dominant,                                        |                                                                                                                                                                                                                                              | See Figure 7-7 and Figure 8-3, V <sub>(CANH)</sub> = -15 V to 40 V, CANL = open, TXD = 0 V                                                                                                                                             | -115 | 115     | m.  |
| normal mode           |                                                                                    | See Figure 7-7 and Figure 8-3, V <sub>(CAN_L)</sub> =<br>-15 V to 40 V, CANH = open, TXD = 0 V                                                                                                                                               | -115                                                                                                                                                                                                                                   | 115  | m.      |     |
| l                     | Short-circuit steady-state output current,                                         |                                                                                                                                                                                                                                              | See Figure 7-7 and Figure 8-3 , V <sub>(CANH)</sub> = -27 V to 32 V, CANL = open, STB=0, TXD = V <sub>IO</sub> or V <sub>CC</sub> ,                                                                                                    | -7   | 7       | m   |
| IOS(REC)              | recessive, normal mode                                                             |                                                                                                                                                                                                                                              | See Figure 7-7 and Figure 8-3 , V <sub>(CANL)</sub> =<br>-27 V to 32 V, CANH = open, STB = 0,<br>TXD = V <sub>IO</sub> or V <sub>CC</sub> ,                                                                                            | -7   | 7       | m   |
| Receiver El           | ectrical Characteristics                                                           |                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                        |      |         |     |
| V <sub>IT</sub>       | Input threshold voltage norm                                                       | nal mode                                                                                                                                                                                                                                     | See Figure 7-3 and Table 8-6<br>-30 V ≤ V <sub>CM</sub> ≤ 30 V, STB, SHDN= 0 V                                                                                                                                                         | 500  | 900     | m\  |
|                       | Input threshold standby mod                                                        | le, TCAN3404                                                                                                                                                                                                                                 | See Figure 7-3 and Table 8-6<br>-30 V $\leq$ V <sub>CM</sub> $\leq$ 30 V, SHDN= 0 V, STB= V <sub>CC</sub>                                                                                                                              | 400  | 1150    | m'  |
| V <sub>IT(STB)</sub>  |                                                                                    | - TOANO400                                                                                                                                                                                                                                   | See Figure 7-3 and Table 8-6 $V_{IO} = 3 \text{ V to } 3.6 \text{ V, -30 V} \le V_{CM} \le 30 \text{ V,}$ STB= $V_{IO}$                                                                                                                | 400  | 1150    | m'  |
|                       | Input threshold standby mod                                                        | e, TCAN3403                                                                                                                                                                                                                                  | See Figure 7-3 and Table 8-6<br>V <sub>IO</sub> = 1.7 V to 1.9 V, 2.25 V to 2.75 V, -12<br>V ≤ V <sub>CM</sub> ≤ 12 V, STB= V <sub>IO</sub>                                                                                            | 400  | 1150    | m'  |
| $V_{DOM}$             | Normal mode dominant state voltage range                                           | e differential input                                                                                                                                                                                                                         | See Figure 7-3 and Table 8-6<br>-30 V ≤ V <sub>CM</sub> ≤ 30 V, STB, SHDN= 0 V                                                                                                                                                         | 0.9  | 9       | ٧   |
| V <sub>REC</sub>      | Normal mode recessive state differential input voltage range                       |                                                                                                                                                                                                                                              | See Figure 7-3 and Table 8-6<br>-30 V ≤ V <sub>CM</sub> ≤ 30 V, STB, SHDN= 0 V                                                                                                                                                         | -4   | 0.5     | ٧   |
| V <sub>DOM(STB)</sub> | Standby mode dominant sta voltage range                                            | te differential input                                                                                                                                                                                                                        | See Figure 7-3 and Table 8-6<br>SHDN= 0 V, STB = V <sub>IO</sub> , -30 V ≤ V <sub>CM</sub> ≤ 30<br>V                                                                                                                                   | 1.15 | 9       | V   |
| V <sub>REC(STB)</sub> | Standby mode recessive sta voltage range                                           | te differential input                                                                                                                                                                                                                        | See Figure 7-3 and Table 8-6 SHDN = 0 V, STB = $V_{IO}$ , -30 V $\leq$ $V_{CM} \leq$ 30 V                                                                                                                                              | -4   | 0.4     | V   |
| V <sub>HYS</sub>      | Hysteresis voltage for input t mode                                                | threshold normal                                                                                                                                                                                                                             | See Figure 7-3 and Table 8-6<br>-30 V ≤ V <sub>CM</sub> ≤ 30 V, STB, SHDN= 0 V                                                                                                                                                         |      | 50      | m'  |



## 6.8 Electrical Characteristics (continued)

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

|                        | PARAMETER                                                                                | TEST CONDITIONS                                                  | MIN                 | TYP  | MAX                 | UNIT |
|------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|------|---------------------|------|
| V <sub>CM</sub>        | Common mode range normal and standby modes                                               | See Figure 7-3 and Table 8-6                                     | -30                 |      | 30                  | V    |
| I <sub>LKG(IOFF)</sub> | Unpowered bus input leakage current                                                      | CANH = CANL = 5 V, V <sub>CC</sub> = V <sub>IO</sub> = GND       |                     |      | 5                   | μA   |
| Cı                     | Input capacitance to ground (CANH or CANL)                                               | TVD = V                                                          |                     |      | 40                  | pF   |
| C <sub>ID</sub>        | Differential input capacitance                                                           | $-$ TXD = $V_{IO}$ ,                                             |                     |      | 20                  | pF   |
| R <sub>ID</sub>        | Differential input resistance                                                            |                                                                  | 25                  |      | 50                  | kΩ   |
| R <sub>IN</sub>        | Single ended input resistance (CANH or CANL)                                             | TXD = V <sub>IO</sub> , STB = 0 V -30 V ≤ V <sub>CM</sub> ≤ 30 V | 13                  |      | 25                  | kΩ   |
| R <sub>IN(M)</sub>     | Input resistance matching [1 – (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] × 100 % | V <sub>(CAN_H)</sub> = V <sub>(CAN_L)</sub> = 5 V                | -3                  |      | 3                   | %    |
| TXD Termin             | nal (CAN Transmit Data Input)                                                            |                                                                  |                     |      |                     |      |
| V <sub>IH</sub>        | High-level input voltage                                                                 | TCAN3404                                                         | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IH</sub>        | High-level input voltage                                                                 | TCAN3403                                                         | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  | TCAN3404                                                         |                     |      | 0.3 V <sub>CC</sub> | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  | TCAN3403                                                         |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>        | High-level input leakage current                                                         | $TXD = V_{CC} = V_{IO} = 3.6 \text{ V}$                          | -2.5                | 0    | 1                   | μA   |
| I <sub>IL</sub>        | Low-level input leakage current                                                          | TXD = 0 V, V <sub>CC</sub> = V <sub>IO</sub> = 3.6 V             | -200                | -100 | -20                 | μA   |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                | TXD = 3.6 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V             | -1                  | 0    | 1                   | μA   |
| Cı                     | Input capacitance                                                                        |                                                                  |                     | 4    |                     | pF   |
| RXD Termi              | nal (CAN Receive Data Output)                                                            |                                                                  |                     |      |                     |      |
| V <sub>OH</sub>        | High-level output voltage                                                                | TCAN3404<br>See Figure 7-3 , $I_0 = -2 \text{ mA}$               | 0.8 V <sub>CC</sub> |      |                     | V    |
| V <sub>OH</sub>        | High-level output voltage                                                                | See Figure 7-3 , I <sub>O</sub> = -1.5 mA, TCAN3403              | 0.8 V <sub>IO</sub> |      |                     | V    |
| V <sub>OL</sub>        | Low-level output voltage                                                                 | TCAN3404<br>See Figure 7-3 , $I_0 = 2 \text{ mA}$                |                     |      | 0.2 V <sub>CC</sub> | V    |
| V <sub>OL</sub>        | Low-level output voltage                                                                 | TCAN3403<br>See Figure 7-3 , I <sub>O</sub> = 1.5 mA             |                     |      | 0.2 V <sub>IO</sub> | V    |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                | RXD = 3.6 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V             | -1                  | 0    | 1                   | μA   |
| STB Termi              | inal (Standby Mode Input)                                                                |                                                                  |                     |      |                     | -    |
| V <sub>IH</sub>        | High-level input voltage                                                                 | TCAN3404                                                         | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IH</sub>        | High-level input voltage                                                                 | TCAN3403                                                         | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  | TCAN3404                                                         |                     |      | 0.3 V <sub>CC</sub> | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  | TCAN3403                                                         |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>        | High-level input leakage current                                                         | V <sub>CC</sub> = V <sub>IO</sub> = STB = 3.6 V                  | -2                  |      | 2                   | μA   |
| I <sub>IL</sub>        | Low-level input leakage current                                                          | V <sub>CC</sub> = V <sub>IO</sub> = 3.6 V, STB = 0 V             | -20                 |      | -2                  | μA   |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                | STB = 3.6V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V              | -1                  | 0    | 1                   | μA   |
| SHDN Tern              | ninal (Shutdown mode input)                                                              |                                                                  |                     |      |                     |      |
| V <sub>IH</sub>        | High-level input voltage                                                                 | TCAN3404                                                         | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage                                                                  | TCAN3404                                                         |                     |      | 0.3 V <sub>CC</sub> | V    |
| I <sub>IH</sub>        | High-level input leakage current                                                         | V <sub>CC</sub> = V <sub>IO</sub> = SHDN = 3.6 V                 | 2                   |      | 5.5                 | μA   |
| I <sub>IL</sub>        | Low-level input leakage current                                                          | V <sub>CC</sub> = V <sub>IO</sub> = 3.6 V, SHDN = 0 V            | -2                  |      | 2                   | μA   |
| I <sub>LKG(OFF)</sub>  | Unpowered leakage current                                                                | SHDN = 3.6 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V            | -1                  | 0    | 1                   | μA   |

## 6.9 Switching Characteristics

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

| PARAMETER                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |  |
|----------------------------------|-----------------|-----|-----|-----|------|--|
| Device Switching Characteristics |                 |     |     |     |      |  |



## **6.9 Switching Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

| 0.0 V 101 TOAI                | N3403 , Device ambient maintained at 27°C<br>PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                   | MIN | TYP | MAX | UNIT |
|-------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                               |                                                                                                   | See Figure 7-4, normal mode, $V_{CC} = V_{IO}$<br>= 3 V to 3.6 V, $R_L = 60 \Omega$ , $C_L = 100 pF$ ,<br>$C_{L(RXD)} = 15 pF$<br>TCAN3404, TCAN3403                                              |     | 95  | 180 | ns   |
| t <sub>PROP(LOOP1)</sub>      | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant              | See Figure 7-4 , normal mode, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 2.25 V to 2.75 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF TCAN3403                                             |     | 102 | 190 | ns   |
|                               |                                                                                                   | See Figure 7-4 , normal mode, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 1.71 V to 1.89 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF TCAN3403                                             |     | 115 | 210 | ns   |
|                               |                                                                                                   | See Figure 7-4 , normal mode, $V_{CC} = V_{IO}$ = 3 V to 3.6 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF TCAN3404, TCAN3403                                                     |     | 120 | 180 | ns   |
| <sup>t</sup> prop(loop2)      | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive              | See Figure 7-4 , normal mode, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 2.25 V to 2.75 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF TCAN3403                                             |     | 125 | 190 | ns   |
|                               |                                                                                                   | See Figure 7-4 , normal mode, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 1.71 V to 1.89 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF TCAN3403                                             |     | 140 | 210 | ns   |
| t <sub>MODE</sub>             | Mode change time, from normal to standby or from standby to normal                                | See Figure 7-5  See Figure 7-5                                                                                                                                                                    |     |     | 30  | μs   |
| t <sub>SHDN1</sub>            | Mode change time from normal mode to shutdown mode                                                | With TXD = High, Time from SHDN pin<br>(low to high edge 50%) to CANH going<br>from recessive level Vo(rec) to 0.5V                                                                               |     |     | 40  | μs   |
| t <sub>SHDN2</sub>            | Mode change time from shutdown mode to normal mode                                                | With TXD high, time from SHDN pin<br>(high to low edge 50%) to CANH going<br>from 0.5V to Vo(rec)                                                                                                 |     |     | 200 | μs   |
| t <sub>WK_FILTER</sub>        | Filter time for a valid wake-up pattern                                                           | Soo Figure 9 5                                                                                                                                                                                    | 0.5 |     | 1.8 | μs   |
| t <sub>WK_TIMEOUT</sub>       | Bus wake-up timeout value                                                                         | See Figure 8-5                                                                                                                                                                                    | 0.8 |     | 6   | ms   |
| Tstartup                      | Time duration after $V_{CC}$ or $V_{IO}$ hass cleared UV+, and device can resume normal operation |                                                                                                                                                                                                   |     |     | 1.5 | ms   |
| T <sub>filter(STB)</sub>      | Filter on STB pin to filter out any glitches                                                      |                                                                                                                                                                                                   | 0.5 | 1   | 2   | μs   |
| T <sub>filter(SHDN)</sub>     | Filter on SHDN pin to filter out any glitches                                                     |                                                                                                                                                                                                   | 0.5 | 1   | 2   | μs   |
| Driver Switching              | Characteristics                                                                                   |                                                                                                                                                                                                   |     |     |     |      |
|                               |                                                                                                   | See Figure 7-2 , STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $V_{CC}$ = $V_{IO}$ = 3 V to 3.6 V                                                                                        |     | 65  | 100 | ns   |
| <sup>†</sup> prop(TxD-busrec) |                                                                                                   | TCAN3404, TCAN3403                                                                                                                                                                                |     |     |     |      |
|                               | Propagation delay time, low-to-high TXD edge to driver recessive (dominant to recessive)          | See Figure 7-2 ,STB, SHDN = 0 V, R <sub>L</sub> = $60 \Omega$ , C <sub>L</sub> = $100 \text{ pF}$ , V <sub>CC</sub> = 3 to 3.6 V, V <sub>IO</sub> = $2.25 \text{ V}$ to $2.75 \text{ V}$ TCAN3403 |     | 67  | 110 | ns   |
|                               |                                                                                                   | See Figure 7-2 ,STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 1.71 V to 1.89 V TCAN3403                                                                |     | 71  | 110 | ns   |



## **6.9 Switching Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

|                                | PARAMETER                                                                               | TEST CONDITIONS                                                                                                                                   | MIN | TYP | MAX | UNIT |
|--------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                                |                                                                                         | See Figure 7-2 , STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $V_{CC}$ = $V_{IO}$ = 3 V to 3.6 V TCAN3404, TCAN3403                     |     | 46  | 100 | ns   |
| $t_{prop(TxD-busdom)}$         | Propagation delay time, high-to-low TXD edge to driver dominant (recessive to dominant) | See Figure 7-2 ,STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 2.25 V to 2.75 V TCAN3403                |     | 48  | 110 | ns   |
|                                |                                                                                         | See Figure 7-2 ,STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 1.71 V to 1.89 V TCAN3403                |     | 53  | 110 | ns   |
| t <sub>sk(p)</sub>             | Pulse skew ( t <sub>prop(TxD-busrec)</sub> - t <sub>prop(TxD-busdom)</sub>  )           | , STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, See Figure 7-2                                                                           |     | 18  | 28  | ns   |
| t <sub>R</sub>                 | Differential output signal rise time                                                    | See Figure 7-2 , STB, SHDN = 0 V, R <sub>L</sub> =                                                                                                |     | 32  | 57  | ns   |
| t <sub>F</sub>                 | Differential output signal fall time                                                    | 60 Ω, C <sub>L</sub> = 100 pF                                                                                                                     |     | 30  | 50  | ns   |
| t <sub>TXD_DTO</sub>           | Dominant timeout                                                                        | See Figure 7-6 , STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF                                                                            | 1.2 |     | 4.0 | ms   |
| Receiver Switchin              | g Characteristics                                                                       |                                                                                                                                                   |     |     | '   | -    |
| <sup>‡</sup> prop(busrec-RXD)  |                                                                                         | See Figure 7-3 , STB, SHDN = 0 V,<br>C <sub>L(RXD)</sub> = 15 pF, V <sub>CC</sub> = V <sub>IO</sub> = 3 V to 3.6 V<br>TCAN3404, TCAN3403          |     | 55  | 90  | ns   |
|                                | Propagation delay time, bus recessive input to RXD high output (dominant to recessive)  | See Figure 7-3 , STB, SHDN = 0 V, $C_{L(RXD)}$ = 15 pF, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 2.25 V to 2.75 V TCAN3403                               |     | 60  | 90  | ns   |
|                                |                                                                                         | See Figure 7-3 , STB, SHDN = 0 V, $C_{L(RXD)}$ = 15 pF, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 1.71 V to 1.89 V TCAN3403                               |     | 70  | 102 | ns   |
|                                | Propagation delay time, bus dominant input to RXD low output (recessive to dominant)    | See Figure 7-3 , STB, SHDN = 0 V, $C_{L(RXD)}$ = 15 pF, $V_{CC}$ = $V_{IO}$ = 3 V to 3.6 V TCAN3404, TCAN3403                                     |     | 45  | 90  | ns   |
| $t_{	extsf{prop(busdom-RXD)}}$ |                                                                                         | See Figure 7-3 , STB, SHDN = 0 V, $C_{L(RXD)}$ = 15 pF, $V_{CC}$ = 3 to 3.6 V, $V_{IO}$ = 2.25 V to 2.75 V TCAN3403                               |     | 51  | 90  | ns   |
|                                |                                                                                         | See Figure 7-3 , STB, SHDN = 0 V,<br>C <sub>L(RXD)</sub> = 15 pF, V <sub>CC</sub> = 3 to 3.6 V, V <sub>IO</sub><br>= 1.71 V to 1.89 V<br>TCAN3403 |     | 60  | 100 | ns   |
| t <sub>R</sub>                 | RXD output signal rise time                                                             | See Figure 7-3 , STB, SHDN = 0 V                                                                                                                  |     | 10  | 25  | ns   |
| t <sub>F</sub>                 | RXD output signal fall time                                                             | C <sub>L(RXD)</sub> = 15 pF                                                                                                                       |     | 10  | 28  | ns   |
| FD Timing Charac               | eteristics                                                                              | - 1                                                                                                                                               |     |     |     |      |
|                                | Bit time on CAN bus output pins with t <sub>BIT(TXD)</sub> = 500 ns                     |                                                                                                                                                   | 450 |     | 525 | ns   |
| t <sub>BIT(BUS)</sub>          | Bit time on CAN bus output pins with t <sub>BIT(TXD)</sub> = 200 ns                     | See Figure 7-4 , STB, SHDN = 0 V, R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF                                     | 160 |     | 205 | ns   |
|                                | Bit time on CAN bus output pins with $t_{BIT(TXD)} = 125$ ns <sup>(1)</sup>             |                                                                                                                                                   | 85  |     | 130 | ns   |
|                                | Bit time on RXD output pins with $t_{BIT(TXD)} = 500 \text{ ns}$                        | 0 5 74 075 0000                                                                                                                                   | 410 |     | 540 | ns   |
| $t_{BIT(RXD)}$                 | Bit time on RXD output pins with $t_{BIT(TXD)} = 200 \text{ ns}$                        | See Figure 7-4 , STB, SHDN = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF                                                      | 130 |     | 210 | ns   |
|                                | Bit time on RXD output pins with $t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$                  | 30 12, OL - 100 pi , OL(RXD) - 10 pi                                                                                                              | 75  |     | 135 | ns   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## **6.9 Switching Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 3.3 V, V<sub>IO</sub> = 3.3 V for TCAN3403 , Device ambient maintained at 27°C) unless otherwise noted

|                                                              | PARAMETER                                                                   | TEST CONDITIONS                                                                                       | MIN | TYP | MAX | UNIT |
|--------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 500 ns | See Figure 7-4 , STB, SHDN = 0 V, R <sub>I</sub> =                          | -50                                                                                                   |     | 20  | ns  |      |
| $\Delta t_{REC}$                                             | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 200 ns                | $60 \Omega$ , $C_L = 100 pF$ , $C_{L(RXD)} = 15 pF$<br>$\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)}$ | -40 |     | 10  | ns   |
|                                                              | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 125 ns <sup>(1)</sup> |                                                                                                       | -40 |     | 10  | ns   |

<sup>(1)</sup> Min/Max limits based on characterization.



## 6.10 Typical Characteristics





## **6.10 Typical Characteristics (continued)**







## 7 Parameter Measurement Information



Figure 7-1. I<sub>CC</sub> Test Circuit



Figure 7-2. Driver Test Circuit and Measurement



Figure 7-3. Receiver Test Circuit and Measurement



Figure 7-4. Transmitter and Receiver Timing Test Circuit and Measurement



Figure 7-5. t<sub>MODE</sub> Test Circuit and Measurement





Figure 7-6. TXD Dominant Timeout Test Circuit and Measurement



Figure 7-7. Driver Short-Circuit Current Test and Measurement



## 8 Detailed Description

#### 8.1 Overview

The TCANC340x-Q1 devices are automotive EMC compliant 3.3V CAN FD transceivers. The devices are data rate agnostic making them backward compatible for supporting classical CAN applications while also supporting CAN FD networks up to 8Mbps. These devices have standby mode support which puts the transceiver in low current consumption mode. Upon receiving valid wake-up pattern on CAN bus, the device signals to the micro-controller through the RXD pin. The MCU can then place the device in normal mode using STB pin.

TCANC3404-Q1 supports ultra-low power shutdown mode where most of the internal blocks are disabled. This feature is optimized for battery-powered applications. TCANC3403-Q1 supports  $V_{IO}$  pin for low voltage logic level interface. The device can be interfaced to 1.8V, 2.5V or 3.3V micro controllers.

## 8.2 Functional Block Diagram



Figure 8-1. Block Diagram

#### 8.3 Feature Description

#### 8.3.1 Pin Description

#### 8.3.1.1 TXD

The TXD input is a logic-level signal from a CAN controller to the transceiver. It is referenced to  $V_{CC}$  for TCAN3404-Q1 or to  $V_{IO}$  for TCAN3403-Q1 device.

#### 8.3.1.2 GND

GND is the ground pin of the transceiver. The pin must be connected to the PCB ground.

#### 8.3.1.3 V<sub>CC</sub>

V<sub>CC</sub> provides the 3.3 V power supply to the CAN transceiver.

#### 8.3.1.4 RXD

The RXD output is a logic-level signal from the CAN transceiver to the CAN controller. It is referenced to  $V_{CC}$  for TCAN3404-Q1 and  $V_{IO}$  for TCAN3403-Q1. For TCAN3403-Q1, this pin is only driven once  $V_{IO}$  is present.

When a CAN bus wakeup event takes place, RXD is driven low

#### 8.3.1.5 V<sub>IO</sub> (TCAN3403-Q1 only)

The  $V_{IO}$  pin provides the digital I/O voltage to match the CAN controller voltage thus avoiding the requirement for a level shifter. It supports voltages from 1.7V to 3.6V providing a wide range of controller support.

#### 8.3.1.6 CANH and CANL

The CANH and CANL pins are the CAN high and CAN low differential bus pins. These pins are internally connected to the CAN transmitter, receiver and the low-power wake-up receiver.

#### 8.3.1.7 STB (Standby)

The STB pin is an input pin used for mode control of the transceiver. The STB pin can be supplied from either the system processor or from a static system voltage source. STB pin has default pull-up resistor on-chip. So if the pin is left floating or pulled high externally, device is in standby mode. If normal mode is the only intended mode of operation, the STB pin can be tied directly to GND.

#### 8.3.1.8 SHDN (Shutdown)

The SHDN pin is only applicable to TCAN3404-Q1 and is used to put the device in ultra-low power mode. SHDN pin has an internal pull-down resistor on-chip, so if the pin is left floating, the device is in normal mode or standby mode depending on the state of STB pin. Pulling SHDN pin high externally puts the device in shutdown. All blocks (including low power wakeup receiver) are disabled in this mode. SHDN pin has higher priority compared to STB pin.

#### 8.3.2 CAN Bus States

The CAN bus has two logical states during operation: recessive and dominant. See Figure 8-2 and Figure 8-3.

A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to roughly  $V_{CC}/2$  via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins.

A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.

The TCANC340x-Q1 transceivers implement a low-power standby (STB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See Figure 8-2 and Figure 8-3.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 8-2. Bus States



A - Normal Mode B - Standby Mode

Figure 8-3. Simplified Recessive Common Mode Bias Unit and Receiver

#### 8.3.3 TXD Dominant Timeout (DTO)

During normal mode, the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit,  $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin; thus, clearing the dominant time out. The receiver remains active and biased to approximately 1.9V and the RXD output reflects the activity on the CAN bus during the TXD DTO fault.

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. The minimum transmitted data rate may be calculated using Equation 1.

Minimum Data Rate = 11 bits / 
$$t_{TXD}$$
 DTO = 11 bits / 1.2ms = 9.2kbps (1)





Figure 8-4. Example Timing Diagram for TXD Dominant Timeout

#### 8.3.4 CAN Bus short-circuit current limiting

The devices have several protection features that limit the short-circuit current when a CAN bus line is shorted. These include CAN driver current limiting in the dominant and recessive states and TXD dominant state timeout which prevents permanently having the higher short-circuit current of a dominant state in case of a system fault. During CAN communication the bus switches between the dominant and recessive states, thus the short-circuit current may be viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common-mode choke for the CAN design the average power rating, I<sub>OS(AVG)</sub>, should be used. The percentage dominant is limited by the TXD DTO and the CAN protocol which has forced state changes and recessive bits due to bit stuffing, control fields, and interframe space. making sure there is a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits.

The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and the respective short-circuit currents. The average short-circuit current may be calculated using Equation 2.

$$I_{OS(AVG)} = \%$$
 Transmit x [(% REC\_Bits x  $I_{OS(SS)}$  REC) + (% DOM\_Bits x  $I_{OS(SS)}$  DOM)] + [% Receive x  $I_{OS(SS)}$  REC] (2)

### Where:

- I<sub>OS(AVG)</sub> is the average short-circuit current
- % Transmit is the percentage the node is transmitting CAN messages
- % Receive is the percentage the node is receiving CAN messages
- % REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- % DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short-circuit current
- I<sub>OS(SS)</sub> DOM is the dominant steady state short-circuit current

This short circuit current and the possible fault cases of the network should be taken into consideration when sizing the power supply used to generate the transceivers  $V_{CC}$  supply.

#### 8.3.5 Thermal Shutdown (TSD)

If the junction temperature of the devices exceed the thermal shutdown threshold,  $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below  $T_{TSD}$ . The CAN bus pins are biased to approximately 1.9V

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

during a TSD fault and the receiver to RXD path remains operational. The TCANC340x-Q1 TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault.

#### 8.3.6 Undervoltage Lockout

The supply pins,  $V_{CC}$  and  $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin.

Table 8-1. Undervoltage Lockout - TCAN3404-Q1

| V <sub>cc</sub>     | DEVICE STATE                              | BUS                | RXD PIN                                                                                                          |
|---------------------|-------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------|
| > UV <sub>VCC</sub> | Normal if STB = GND and SHDN<br>= GND     | Per TXD            | Mirrors bus                                                                                                      |
| > UV <sub>VCC</sub> | Standby mode if STB = High and SHDN = GND | Weak biased to GND | V <sub>CC</sub> , Remote wake request<br>See Remote Wake Request<br>via Wake-Up Pattern (WUP) in<br>Standby Mode |
| > UV <sub>VCC</sub> | Shutdown mode if SHDN = High              | Weak biased to GND | V <sub>CC</sub>                                                                                                  |
| < UV <sub>VCC</sub> | Protected                                 | High impedance     | High impedance                                                                                                   |

Table 8-2. Undervoltage Lockout - TCAN3403-Q1

| V <sub>CC</sub>     | V <sub>IO</sub>     | DEVICE STATE             | BUS                | RXD PIN                                                                                                          |  |  |
|---------------------|---------------------|--------------------------|--------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Normal                   | Per TXD            | Mirrors bus                                                                                                      |  |  |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub> | STB = High: Standby Mode | Weak biased to GND | V <sub>IO</sub> : Remote wake request<br>See Remote Wake Request via<br>Wake-Up Pattern (WUP) in Standby<br>Mode |  |  |
|                     |                     | STB =Low: Protected Mode | High impedance     | Recessive                                                                                                        |  |  |
| > UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                | High impedance     | High impedance                                                                                                   |  |  |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                | High impedance     | High impedance                                                                                                   |  |  |

Once the undervoltage condition is cleared, and  $t_{MODE}$  or  $t_{SHDN2}$  has expired, the TCANC340x-Q1 transitions to normal mode and the host controller can again send and receive CAN traffic.

#### 8.3.7 Unpowered Device

For unpowered condition, the TCANC340x-Q1 is designed to be a passive or no load to the CAN bus. This is because the bus pins were designed to have low leakage currents to not load the bus. This design consideration is critical if some nodes of the network are unpowered while the rest of the network remains operational.

For unpowered scenario, the logic pins also have low leakage currents. The pins do not load other circuits which may remain powered.

#### 8.3.8 Floating pins

The TCANC340x-Q1 devices have internal pull-up/pull-down resistors on critical pins which place the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature.

When a CAN controller supporting open-drain outputs is used an adequate external pull-up resistor must be chosen. This makes sure the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See Table 8-3 for details on pin bias conditions.

Table 8-3. Pin Bias

| Pin | Pull-up or Pull-down | Comment                                                                            |
|-----|----------------------|------------------------------------------------------------------------------------|
| TXD | Pull-up              | Weakly biases TXD towards recessive to prevent bus blockage or TXD DTO triggering  |
| STB | Pull-up              | Weakly biases STB towards low-power standby mode to prevent excessive system power |



#### Table 8-3. Pin Bias (continued)

| Pin  | Pull-up or Pull-down | Comment                                                                                                                   |
|------|----------------------|---------------------------------------------------------------------------------------------------------------------------|
| SHDN |                      | Weakly biases SHDN towards normal mode to allow normal communication. SHDN pin has higher priority than STB for TCAN3404. |

#### 8.4 Device Functional Modes

### 8.4.1 Operating Modes

The TCAN340x-Q1 has two main operating modes; normal mode and standby mode. Operating mode selection is made by applying a high or low level to the STB pin. TCAN3404-Q1 has a third mode: shutdown activated through SHDN pin. Pulling SHDN pin high disables most internal blocks and puts the device in lowest power consumption mode.

Table 8-4. Operating Modes for STB pin

| STB  | Device Mode                               | Device Mode Driver Receiver |                                           |                                                                                                                |  |  |
|------|-------------------------------------------|-----------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| High | Low current standby mode with bus wake-up | Disabled                    | Low-power receiver and bus monitor enable | High (recessive) until valid WUP is received See Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode |  |  |
| Low  | Normal Mode                               | Enabled                     | Enabled                                   | Mirrors bus state                                                                                              |  |  |

#### 8.4.2 Normal Mode

This is the normal operating mode of the TCAN340x-Q1. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on the TXD input to a differential output on the CANH and CANL bus pins. The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD output.

#### 8.4.3 Standby Mode

This is the low-power mode of the TCAN340x-Q1. The CAN driver and main receiver are switched off and bi-directional CAN communication is not possible. The low-power receiver and bus monitor circuits are enabled to allow for RXD wake-up requests via the CAN bus. A wake-up request is output to RXD as shown in Figure 8-5. The local CAN protocol controller should monitor RXD for transitions (high-to-low) and reactivate the device to normal mode by pulling the STB pin low. The CAN bus pins are weakly pulled to GND in this mode; see Figure 8-2 and Figure 8-3.

For TCAN3403-Q1 in standby mode, only the  $V_{IO}$  supply is required; therefore, the  $V_{CC}$  may be switched off for additional system level current savings.

#### 8.4.3.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

The TCAN340x-Q1 devices support a remote wake-up request that is used to indicate to the host controller that the bus is active and the node should return to normal operation.

The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2016 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the device.

The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. The first filtered dominant initiates the WUP, and the bus monitor then waits on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received the bus monitor is waiting for a filtered dominant and again, other bus traffic does not reset the bus monitor. Immediately upon reception of the second filtered dominant the bus monitor recognizes the WUP and drives the RXD output low every time an additional filtered dominant signal is received from the bus.

For a dominant or recessive to be considered filtered, the bus must be in that state for more than the  $t_{WK\_FILTER}$  time. Due to variability in  $t_{WK\_FILTER}$  the following scenarios are applicable. Bus state times less than

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

 $t_{WK\_FILTER(MIN)}$  are never detected as part of a WUP and thus no wake request is generated. Bus state times between  $t_{WK\_FILTER(MIN)}$  and  $t_{WK\_FILTER(MAX)}$  may be detected as part of a WUP and a wake-up request may be generated. Bus state times greater than  $t_{WK\_FILTER(MAX)}$  are always detected as part of a WUP; therefore, a wake request is always generated. See Figure 8-5 for the timing diagram of the wake-up pattern.

The pattern and  $t_{WK\_FILTER}$  time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request.

The ISO 11898-2:2016 standard has defined times for a short and long wake-up filter time. The t<sub>WK\_FILTER</sub> timing for the device has been picked to be within the minimum and maximum values of both filter ranges. This timing has been chosen such that a single bit time at 500kbps, or two back-to-back bit times at 1Mbps triggers the filter in either bus state. Any CAN frame at 500kbps or less would contain a valid WUP.

For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout value  $t \le t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in the current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See Figure 8-5 for the timing diagram of the wake-up pattern with wake timeout feature.



Figure 8-5. Wake-Up Pattern (WUP) with twk TIMEOUT

#### 8.4.4 Shutdown Mode

This is the lowest power state of TCAN3404-Q1. All internal blocks including CAN driver, main receiver and low power wake-up receiver are switched off and bi-directional CAN communication is not possible. Wakeup over CAN bus is also not possible in this mode. CAN bus pins are weakly biased towards GND and RXD is high in this state.



#### 8.4.5 Driver and Receiver Function

The TCAN340x-Q1 logic I/Os support CMOS levels with respect to either  $V_{CC}$  for 3.3V systems (TCAN3404-Q1) or  $V_{IO}$  (TCAN3403-Q1) for compatibility with MCUs that support 1.8V, 2.5V, or 3.3V systems.

**Table 8-5. Driver Function Table** 

| Device Mode | TXD Input <sup>(1)</sup> | Bus            | Driven Bus State <sup>(2)</sup> |                   |  |
|-------------|--------------------------|----------------|---------------------------------|-------------------|--|
| Device Mode | I AD IIIput              | CANH           | CANL                            | Driven bus state. |  |
| Normal      | Low                      | High           | Low                             | Dominant          |  |
|             | High or open             | High impedance | High impedance                  | Biased recessive  |  |
| Standby     | X                        | High impedance | High impedance                  | Biased to ground  |  |
| Shutdown    | Х                        | High impedance | High impedance                  | Biased to ground  |  |

- (1) X = irrelevant
- (2) For bus state and bias see Figure 8-2 and Figure 8-3

Table 8-6. Receiver Function Table Normal and Standby Mode

| Device Mode | CAN Differential Inputs V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | Bus State | RXD Pin                                  |  |  |
|-------------|---------------------------------------------------------------------------------|-----------|------------------------------------------|--|--|
|             | V <sub>ID</sub> ≥ 0.9V                                                          | Dominant  | Low                                      |  |  |
| Normal      | 0.5V < V <sub>ID</sub> < 0.9V                                                   | Undefined | Undefined                                |  |  |
|             | V <sub>ID</sub> ≤ 0.5V                                                          | Recessive | High                                     |  |  |
|             | V <sub>ID</sub> ≥ 1.15V                                                         | Dominant  | High Low if a remote wake event occurred |  |  |
| Standby     | 0.4V < V <sub>ID</sub> < 1.15V                                                  | Undefined |                                          |  |  |
|             | V <sub>ID</sub> ≤ 0.4V                                                          | Recessive | See Figure 8-5                           |  |  |
| Any         | Open (V <sub>ID</sub> ≈ 0V)                                                     | Open      | High                                     |  |  |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 9 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

## 9.2 Typical Application

The TCANC340x-Q1 transceiver can be used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. Figure 9-1 shows a typical configuration for 3.3V controller applications. The bus termination is shown for illustrative purposes.



Figure 9-1. Transceiver Application Using 3.3V I/O Connections

#### 9.2.1 Design Requirements

#### 9.2.1.1 CAN Termination

Termination may be a single  $120\Omega$  resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired, then split termination can be used, see Figure 9-2. Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that may be present on the differential signal lines.





Figure 9-2. CAN Bus Termination Concepts

## 9.2.2 Detailed Design Procedures

## 9.2.2.1 Bus Loading, Length and Number of Nodes

A typical CAN application may have a maximum bus length of 40 meters and maximum stub length of 0.3m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A high number of nodes requires a transceiver with high input impedance such as the TCAN340x-Q1.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. There are many system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000.

A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2016 specification, the driver differential output is specified with a bus load that can range from  $50\Omega$  to  $65\Omega$  where the differential output must be greater than 1.5V. The TCANC340x-Q1 family is specified to meet the 1.5V requirement down to  $50\Omega$  and is specified to meet 1.4V differential output at  $45-\Omega$  bus load. The differential input resistance of the TCANC340x-Q1 is a minimum of  $22k\Omega$ . If 55 TCANC340x-Q1 transceivers are in parallel on a bus, this is equivalent to a  $400\Omega$  differential load in parallel with the nominal  $60-\Omega$  bus termination which gives a total bus load of approximately  $52\Omega$ . Therefore, the TCAN340x-Q1 family theoretically supports over 50 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets, and signal integrity thus a practical maximum number of nodes is often lower. Bus length may also be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility, the CAN network system designer must take the responsibility of good network design for robust network operation.

See the application report SLLA270: Controller Area Network Physical layer requirements. This document discusses in detail all system design physical layer parameters.





Figure 9-3. Typical CAN Bus

## 9.2.3 Application Curves





#### 9.3 System Examples

The TCANC340x-Q1 CAN transceiver is typically used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. A 1.8V or 2.5V application is shown in Figure 9-7. The bus termination is shown for illustrative purposes.



Figure 9-7. Typical Transceiver Application Using 1.8V, 2.5V I/O Connections

## 9.3.1 ISO 11898-2 Compatibility of TCAN340x-Q1 Family of 3.3V CAN Transceivers

#### 9.3.1.1 Introduction

Many users value the low power consumption of operating their CAN transceivers from a 3.3V supply. However, some are concerned about the interoperability with 5V supplied transceivers on the same bus. This section tries to address those concerns.

## 9.3.1.2 Differential Signal

CAN is a differential bus where complementary signals are sent over two wires and the voltage difference between the two wires defines the logical state of the bus. The differential CAN receiver monitors this voltage difference and outputs the bus state with a single ended logic level output signal.

The CAN driver creates the differential voltage between CANH and CANL in the dominant state. The dominant differential output of the TCANC340x-Q1 is greater than 1.5V and less than 3V across a  $60\Omega$  load as defined by the ISO 11898-2 standard. These are the same limiting values for 5V supplied CAN transceivers. The bus termination resistors drive the recessive bus state and not the CAN driver.

A CAN receiver is required to output a recessive state when less than 500mV of differential voltage exists on the bus, and a dominant state when more than 900mV of differential voltage exists on the bus. The CAN receiver must do this with common-mode input voltages from –12V to 12V. The TCANC340x-Q1 device receivers meet and exceed these receiver input specifications.

## 9.3.1.3 Common-Mode Signal

A common-mode signal is an average voltage of the two signal wires that the differential receiver rejects. The common-mode signal comes from the CAN driver, ground noise, and coupled bus noise. The TCAN340x-Q1 family has the recessive bias voltage set to 1.9V. This is intentional to match the common mode of recessive output with the common mode of dominant output signal from TCAN340x-Q1. Furthermore, TCAN340x-Q1 has special design techniques for optimum EMC performance in a heterogeneous bus consisting of TCAN340x-Q1 and 5V CAN transceivers.

Submit Document Feedback



#### 9.3.1.4 Interoperability of 3.3V CAN in 5V CAN Systems

The 3.3V supplied TCAN340x-Q1 family of CAN transceivers are fully compatible with 5V CAN transceivers. The minimum differential output voltage is the same, and the receivers have the same input threshold specifications. The only difference is in the recessive common mode output voltage which is little lower for 3.3V CAN transceiver than 5V supplied transceiver. But this does not impact regular functionality. Furthermore, special design techniques in TCAN340x-Q1 provide optimum EMC performance in heterogeneous network consisting of TCAN340x-Q1 and 5V supplied CAN transceivers on same CAN bus.

## 9.4 Power Supply Recommendations

The TCAN3404-Q1 transceiver is designed to operate with a main  $V_{CC}$  input voltage supply range between 3V and 3.6V.

The TCAN3403-Q1 implements an I/O level shifting supply input,  $V_{IO}$ , designed for a range between 1.8V and 3.6V.

Both the  $V_{CC}$  and  $V_{IO}$  inputs must be well regulated. In addition to the power supply filtering, a decoupling capacitance, typically 100nF, should be placed near the CAN transceiver main  $V_{CC}$  and  $V_{IO}$  supply pins.



#### 9.5 Layout

Robust and reliable CAN node designs may require special layout techniques depending on the application and design requirements. Since transient disturbances have high frequency content and a wide bandwidth, high-frequency layout techniques should be applied during PCB design.

#### 9.5.1 Layout Guidelines

- Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and
  noise from propagating onto the board. This layout example shows a optional transient voltage suppression
  (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of
  the transceiver. This example also shows optional bus filter capacitors C4 and C5.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Decoupling capacitors should be placed as close as possible to the supply pins V<sub>CC</sub> and V<sub>IO</sub> of transceiver.
- Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

#### Note

High-frequency current follows the path of least impedance and not the path of least resistance.

This layout example shows how split termination could be implemented on the CAN node. The termination
is split into two resistors, R2 and R3, with the center or split tap of the termination connected to ground via
capacitor C3. Split termination provides common mode filtering for the bus. See CAN Termination, CAN Bus
short-circuit limiting, and Equation 2 for information on termination concepts and power ratings needed for the
termination resistor(s).

#### 9.5.2 Layout Example



Figure 9-8. Layout Example



## 10 Device and Documentation Support

## 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 11 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision \* (December 2022) to Revision A (June 2024)

**Page** 

Changed the document status from Advanced Information to Production data......

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 19-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TCAN3403DDFRQ1   | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | (6)<br>NIPDAU                 | Level-1-260C-UNLIM  | -40 to 150   | 2THF                 | Samples |
| TCAN3403DRBRQ1   | ACTIVE | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 3403                 | Samples |
| TCAN3403DRQ1     | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 3403                 | Samples |
| TCAN3404DDFRQ1   | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 2TIF                 | Samples |
| TCAN3404DRBRQ1   | ACTIVE | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 3404                 | Samples |
| TCAN3404DRQ1     | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 3404                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

www.ti.com 19-Jul-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 28-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN3403DDFRQ1 | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCAN3403DRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TCAN3403DRQ1   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN3404DDFRQ1 | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCAN3404DRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TCAN3404DRQ1   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 28-Sep-2024



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN3403DDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN3403DRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN3403DRQ1   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TCAN3404DDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN3404DRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN3404DRQ1   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



PLASTIC QUAD FLAT PACK- NO LEAD



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





PLASTIC SMALL OUTLINE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated