





SN74LVCH8T245 SCES637C - AUGUST 2005 - REVISED DECEMBER 2022

# SN74LVCH8T245 8-BIT Dual-Supply Bus Transceiver With Configurable Level-Shifting, Voltage Translation, and 3-State Outputs

#### 1 Features

- Control inputs (DIR and  $\overline{OE}$ )  $V_{IH}$  and  $V_{IL}$  levels are referenced to V<sub>CCA</sub>
- Bus hold on data inputs eliminates the need for external pullup and pulldown resistors
- V<sub>CC</sub> isolation
- Fully configurable dual-rail design
- I<sub>off</sub> supports Partial-Power-Down node operation
- Latch-up performance exceeds 100 mA per JESD 78. class II
- ESD protection exceeds JESD 22

# 2 Applications

- Personal electronics
- Industrial
- **Enterprise**
- Telecommunications



Logic Diagram (Positive Logic)

# 3 Description

The SN74LVCH8T245 is an 8-bit noninverting bus transceiver that uses two separate configurable power-supply rails. The A port is designed to track V<sub>CCA</sub>, which accepts any supply voltage from 1.65 V to 5.5 V. The B port is designed to track V<sub>CCB</sub>, which also accepts any supply voltage from 1.65 V to 5.5 V. This allows for universal low-voltage bidirectional translation between any of the 1.8-V, 2.5-V, 3.3-V, and 5.5-V voltage nodes.

The SN74LVCH8T245 is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR) input and the output-enable  $(\overline{OE})$  input activate either the B-port outputs, the A-port outputs, or place both output ports into a high-impedance state. The device transmits data from the A bus to the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports are always active.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device. The V<sub>CC</sub> isolation feature ensures that if either V<sub>CCA</sub> or V<sub>CCB</sub> is at GND, then the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CCA}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVCH8T245 is designed so that the control pins (DIR and  $\overline{OE}$ ) are referenced to  $V_{CCA}$ .

#### Package Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE         | BODY SIZE (NOM)   |  |
|----------------|-----------------|-------------------|--|
|                | DB (SSOP, 24)   | 8.65 mm × 3.90 mm |  |
| SN74LVCH8T245  | DGV (TVSOP, 24) | 5.00 mm × 4.40 mm |  |
| SIN/4LVCH01245 | PW (TSSOP, 24)  | 7.80 mm × 4.40 mm |  |
|                | RHL (VQFN, 24)  | 5.50 mm × 3.50 mm |  |

For all available packages, see the orderable addendum at the end of the data sheet.



# **Table of Contents**

| 1 Features1                                                       | 8.2 Functional Block Diagram13                          |
|-------------------------------------------------------------------|---------------------------------------------------------|
| 2 Applications1                                                   | 8.3 Feature Description13                               |
| 3 Description1                                                    | 8.4 Device Functional Modes14                           |
| 4 Revision History2                                               | 9 Application and Implementation15                      |
| 5 Pin Configuration and Functions3                                | 9.1 Application Information15                           |
| Specifications4                                                   | 9.2 Typical Application15                               |
| 6.1 Absolute Maximum Ratings4                                     | 10 Power Supply Recommendations17                       |
| 6.2 ESD Ratings4                                                  | 11 Layout18                                             |
| 6.3 Recommended Operating Conditions4                             | 11.1 Layout Guidelines18                                |
| 6.4 Thermal Information5                                          | 11.2 Layout Example18                                   |
| 6.5 Electrical Characteristics6                                   | 12 Device and Documentation Support19                   |
| 6.6 Switching Characteristics: V <sub>CCA</sub> = 1.8 V ± 0.15 V7 | 12.1 Documentation Support19                            |
| 6.7 Switching Characteristics: V <sub>CCA</sub> = 2.5 V ± 0.2 V8  | 12.2 Receiving Notification of Documentation Updates 19 |
| 6.8 Switching Characteristics: V <sub>CCA</sub> = 3.3 V ± 0.3 V9  | 12.3 Support Resources19                                |
| 6.9 Switching Characteristics: V <sub>CCA</sub> = 5 V ± 0.5 V10   | 12.4 Trademarks19                                       |
| 6.10 Operating Characteristics11                                  | 12.5 Electrostatic Discharge Caution19                  |
| 6.11 Typical Characteristics11                                    | 12.6 Glossary19                                         |
| 7 Parameter Measurement Information12                             | 13 Mechanical, Packaging, and Orderable                 |
| B Detailed Description13                                          | Information19                                           |
| 8.1 Overview                                                      |                                                         |
|                                                                   |                                                         |
|                                                                   |                                                         |
| 1 Povision History                                                |                                                         |
| 4 Revision History                                                |                                                         |
| NOTE: Page numbers for previous revisions may differ f            | rom page numbers in the current version.                |
| 01                                                                | O (D                                                    |

| ( | Changes from Revision B (January 2016) to Revision C (December 2022)                                             | Page |
|---|------------------------------------------------------------------------------------------------------------------|------|
| • | • Updated the numbering format for tables, figures, and cross-references throughout the document                 | 1    |
| • | Updated thermals for PW package                                                                                  | 5    |
| • | <ul> <li>Removed the Supports High-Speed Translation and added the Balanced High-Drive CMOS Push-Pull</li> </ul> |      |
|   | Outputs section                                                                                                  | 13   |

# Changes from Revision A (February 2007) to Revision B (January 2016)

Page Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and 

Submit Document Feedback



# **5 Pin Configuration and Functions**



Figure 5-1. DB, DGV, or PW Packages, 24-Pin SSOP, TVSOP, or TSSOP (Top View)



Figure 5-2. RHL Package, 24-Pin VQFN (Top View)

Table 5-1. Pin Functions

| PIN                                |            |            |                     |                                                                                                                                      |
|------------------------------------|------------|------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| NAME SSOP,<br>TVSOP,<br>TSSOP VQFN |            | VQFN       | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                          |
| A1                                 | 3          | 3          | I/O                 | Input/output A1. Referenced to V <sub>CCA</sub> .                                                                                    |
| A2                                 | 4          | 4          | I/O                 | Input/output A2. Referenced to V <sub>CCA</sub> .                                                                                    |
| A3                                 | 5          | 5          | I/O                 | Input/output A3. Referenced to V <sub>CCA</sub> .                                                                                    |
| A4                                 | 6          | 6          | I/O                 | Input/output A4. Referenced to V <sub>CCA</sub> .                                                                                    |
| A5                                 | 7          | 7          | I/O                 | Input/output A5. Referenced to V <sub>CCA</sub> .                                                                                    |
| A6                                 | 8          | 8          | I/O                 | Input/output A6. Referenced to V <sub>CCA</sub> .                                                                                    |
| A7                                 | 9          | 9          | I/O                 | Input/output A7. Referenced to V <sub>CCA</sub> .                                                                                    |
| A8                                 | 10         | 10         | I/O                 | Input/output A8. Referenced to V <sub>CCA</sub> .                                                                                    |
| B1                                 | 21         | 21         | I/O                 | Input/output B1. Referenced to V <sub>CCB</sub> .                                                                                    |
| B2                                 | 20         | 20         | I/O                 | Input/output B2. Referenced to V <sub>CCB</sub> .                                                                                    |
| В3                                 | 19         | 19         | I/O                 | Input/output B3. Referenced to V <sub>CCB</sub> .                                                                                    |
| B4                                 | 18         | 18         | I/O                 | Input/output B4. Referenced to V <sub>CCB</sub> .                                                                                    |
| B5                                 | 17         | 17         | I/O                 | Input/output B5. Referenced to V <sub>CCB</sub> .                                                                                    |
| B6                                 | 16         | 16         | I/O                 | Input/output B6. Referenced to V <sub>CCB</sub> .                                                                                    |
| B7                                 | 15         | 15         | I/O                 | Input/output B7. Referenced to V <sub>CCB</sub> .                                                                                    |
| B8                                 | 14         | 14         | I/O                 | Input/output B8. Referenced to V <sub>CCB</sub> .                                                                                    |
| DIR                                | 2          | 2          | I                   | Direction-control signal. Referenced to V <sub>CCA</sub> .                                                                           |
| ŌĒ                                 | 22         | 22         | I                   | 3-state output-mode enables. Pull $\overline{\text{OE}}$ high to place all outputs in 3-state mode. Referenced to $V_{\text{CCA}}$ . |
| V <sub>CCA</sub>                   | 1          | 1          | _                   | A-port supply voltage. 1.65 V ≤ V <sub>CCA</sub> ≤ 5.5 V                                                                             |
| V <sub>CCB</sub>                   | 23, 24     | 23, 24     | _                   | B-port supply voltage. 1.65 V ≤ V <sub>CCA</sub> ≤ 5.5 V                                                                             |
| GND                                | 11, 12, 13 | 11, 12, 13 |                     | Ground                                                                                                                               |

(1) I = input, O = output

# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                                 |                                               | MIN  | MAX                    | UNIT |
|---------------------------------------------------------------------------------|-----------------------------------------------|------|------------------------|------|
| Supply voltage                                                                  | V <sub>CCA</sub> and V <sub>CCB</sub>         | -0.5 | 6.5                    | V    |
|                                                                                 | I/O ports (A port)                            | -0.5 | 6.5                    |      |
| Input voltage <sup>(2)</sup>                                                    | I/O ports (B port)                            | -0.5 | 6.5                    | V    |
|                                                                                 | Control inputs                                | -0.5 | 6.5                    |      |
| Voltage range applied to any output                                             | A port                                        | -0.5 | 6.5                    | V    |
| n the high-impedance or power-off state <sup>(2)</sup>                          | B port                                        | -0.5 | 6.5                    | V    |
| Voltage range applied to any output in the high or law state(2) (3)             | A port                                        | -0.5 | V <sub>CCA</sub> + 0.5 | V    |
| Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> | B port                                        | -0.5 | V <sub>CCB</sub> + 0.5 | V    |
| Input clamp current                                                             | V <sub>I</sub> < 0                            |      | <b>–</b> 50            | mA   |
| Output clamp current                                                            | V <sub>O</sub> < 0                            |      | <b>–</b> 50            | mA   |
| Continuous output current, I <sub>O</sub>                                       |                                               |      | ±50                    | mA   |
| Continuous through current                                                      | V <sub>CCA</sub> , V <sub>CCB</sub> , and GND |      | ±100                   | mA   |
| Junction temperature, T <sub>J</sub>                                            | -40                                           | 150  | °C                     |      |
| Storage temperature, T <sub>stg</sub>                                           | torage temperature, T <sub>stg</sub>          |      |                        |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Section 6.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |                                                                                |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    |                                                                   | Machine model (MM)                                                             | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1) (2) (3)

|                  |                                         |                            |                                    | MIN                     | MAX                     | UNIT |  |
|------------------|-----------------------------------------|----------------------------|------------------------------------|-------------------------|-------------------------|------|--|
| V <sub>CCA</sub> | Supply voltage                          | Supply voltage             |                                    |                         |                         |      |  |
| V <sub>CCB</sub> | Supply voltage                          | Supply voltage             |                                    |                         |                         |      |  |
| V <sub>IH</sub>  |                                         |                            | V <sub>CCI</sub> = 1.65 V to 4.5 V | V <sub>CCI</sub> × 0.65 |                         |      |  |
|                  | High-level input voltage <sup>(1)</sup> | Data inputs <sup>(4)</sup> | V <sub>CCI</sub> = 2.3 V to 2.7 V  | 1.7                     |                         | V    |  |
|                  |                                         |                            | V <sub>CCI</sub> = 3 V to 3.6 V    | 2                       |                         | V    |  |
|                  |                                         |                            | V <sub>CCI</sub> = 4.5 V to 5.5 V  | V <sub>CCI</sub> × 0.7  |                         |      |  |
|                  |                                         |                            | V <sub>CCI</sub> = 1.65 V to 4.5 V |                         | V <sub>CCI</sub> × 0.35 |      |  |
|                  | Low-level input voltage <sup>(1)</sup>  | Data inputs <sup>(4)</sup> | V <sub>CCI</sub> = 2.3 V to 2.7 V  |                         | 0.7                     | V    |  |
| V <sub>IL</sub>  | Low-level input voltage (**)            | Data inputs(1)             | V <sub>CCI</sub> = 3 V to 3.6 V    |                         | 0.8                     | V    |  |
|                  |                                         |                            | V <sub>CCI</sub> = 4.5 V to 5.5 V  |                         | V <sub>CCI</sub> × 0.3  |      |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The output positive-voltage rating may be exceeded up to 6.5 V maximum if the output current rating is observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)(1) (2) (3)

|                  |                                     |                                                  |                                    | MIN                     | MAX                     | UNIT  |  |
|------------------|-------------------------------------|--------------------------------------------------|------------------------------------|-------------------------|-------------------------|-------|--|
|                  |                                     |                                                  | V <sub>CCI</sub> = 1.65 V to 4.5 V | V <sub>CCA</sub> × 0.65 |                         |       |  |
| M                | Himb lavel innut valtage            | Control inputs                                   | V <sub>CCI</sub> = 2.3 V to 2.7 V  | 1.7                     |                         | V     |  |
| $V_{IH}$         | High-level input voltage            | (referenced to V <sub>CCA</sub> ) <sup>(5)</sup> | V <sub>CCI</sub> = 3 V to 3.6 V    | 2                       |                         | V     |  |
|                  |                                     |                                                  | V <sub>CCI</sub> = 4.5 V to 5.5 V  | V <sub>CCA</sub> × 0.7  |                         |       |  |
|                  |                                     |                                                  | V <sub>CCI</sub> = 1.65 V to 4.5 V |                         | V <sub>CCA</sub> × 0.35 |       |  |
| $V_{IL}$         | Low lovel input voltage             | Control inputs                                   | V <sub>CCI</sub> = 2.3 V to 2.7 V  |                         | 0.7                     | V     |  |
|                  | Low-level input voltage             | (referenced to V <sub>CCA</sub> ) <sup>(5)</sup> | V <sub>CCI</sub> = 3 V to 3.6 V    |                         | 0.8                     | V     |  |
|                  |                                     |                                                  | V <sub>CCI</sub> = 4.5 V to 5.5 V  |                         | V <sub>CCA</sub> × 0.3  |       |  |
| VI               | Input voltage                       | Control inputs <sup>(3)</sup>                    |                                    | 0 5.5                   |                         | V     |  |
| V <sub>I/O</sub> | Input/output voltage <sup>(2)</sup> | Active state 3-State                             |                                    | 0                       | V <sub>CCO</sub>        | V     |  |
|                  | input/output voitage(=/             |                                                  |                                    | 0                       | 5.5                     | V     |  |
|                  |                                     |                                                  | V <sub>CCO</sub> = 1.65 V to 4.5 V |                         | -4                      |       |  |
| ı                | High-level output current           |                                                  | V <sub>CCO</sub> = 2.3 V to 2.7 V  |                         | -8                      | mA    |  |
| I <sub>OH</sub>  | nigh-level output current           |                                                  | V <sub>CCO</sub> = 3 V to 3.6 V    |                         | -24                     |       |  |
|                  |                                     |                                                  | V <sub>CCO</sub> = 4.5 V to 5.5 V  |                         | -32                     |       |  |
|                  |                                     |                                                  | V <sub>CCO</sub> = 1.65 V to 4.5 V |                         | 4                       |       |  |
|                  | Low lovel output ourront            |                                                  | V <sub>CCO</sub> = 2.3 V to 2.7 V  |                         | 8                       | mA    |  |
| l <sub>OL</sub>  | Low-level output current            |                                                  | V <sub>CCO</sub> = 3 V to 3.6 V    |                         | 24                      | mA    |  |
|                  |                                     |                                                  | V <sub>CCO</sub> = 4.5 V to 5.5 V  |                         | 32                      |       |  |
|                  |                                     |                                                  | V <sub>CCI</sub> = 1.65 V to 4.5 V |                         | 20                      |       |  |
| ۸+/۸۰,           | Input transition rice or fell rete  | Data inputa                                      | V <sub>CCI</sub> = 2.3 V to 2.7 V  |                         | 20                      | no/\/ |  |
| Δt/Δv            | Input transition rise or fall rate  | Data inputs                                      | V <sub>CCI</sub> = 3 V to 3.6 V    |                         | 10                      | ns/V  |  |
|                  |                                     |                                                  | V <sub>CCI</sub> = 4.5 V to 5.5 V  |                         | 5                       |       |  |
| T <sub>A</sub>   | Operating free-air temperature      |                                                  | '                                  | -40                     | 85                      | °C    |  |

- V<sub>CCI</sub> is the V<sub>CC</sub> associated with the data input port.
- $V_{CCO}$  is the  $V_{CC}$  associated with the output port. (2)
- All unused control inputs of the device must be held at V<sub>CCA</sub> or GND to ensure proper device operation and minimize power (4) For V<sub>CCI</sub> values not specified in the data sheet, V<sub>IH</sub> min = V<sub>CCI</sub> × 0.7 V, V<sub>IL</sub> (max) = V<sub>CCI</sub> × 0.3 V.
   (5) For V<sub>CCA</sub> values not specified in the data sheet, V<sub>IH</sub> min = V<sub>CCA</sub> × 0.7 V, V<sub>IL</sub> (max) = V<sub>CCA</sub> × 0.3 V.

#### 6.4 Thermal Information

|                       |                                              |           | SN74LVCH8T245 |            |            |      |  |  |
|-----------------------|----------------------------------------------|-----------|---------------|------------|------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DB (SSOP) | DGV (TVSOP)   | PW (TSSOP) | RHL (VQFN) | UNIT |  |  |
|                       |                                              | 24 PINS   | 24 PINS       | 24 PINS    | 24 PINS    |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 88.5      | 91.1          | 100.6      | 37.4       | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 48.7      | 23.7          | 44.7       | 38.1       | °C/W |  |  |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 44.1      | 44.5          | 55.8       | 15.2       | °C/W |  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 12.8      | 0.6           | 6.8        | 0.7        | °C/W |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 43.6      | 44.1          | 55.4       | 15.2       | °C/W |  |  |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | _         | _             | _          | 4.3        | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### 6.5 Electrical Characteristics

All typical limits apply over  $T_A$  = 25°C, and all maximum and minimum limits apply over  $T_A$  = -40°C to 85°C (unless otherwise noted).<sup>(1)</sup> (2)

| P.                              | PARAMETER TEST CON                       |                                                     |                      | NDITIONS                                                                   |                   | MIN                    | TYP  | MAX  | UNIT |  |
|---------------------------------|------------------------------------------|-----------------------------------------------------|----------------------|----------------------------------------------------------------------------|-------------------|------------------------|------|------|------|--|
|                                 |                                          | $I_{OH} = -100 \mu A, V_I = V$                      | /ін                  | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V to 4.5 V        | V <sub>CCO</sub> = 0.1 |      |      |      |  |
|                                 | Himb lavel autout                        | $I_{OH}$ = -4 mA, $V_I$ = $V_{IH}$                  | 1                    | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | v                 | 1.2                    |      |      |      |  |
| / <sub>OH</sub>                 | High-level output voltage <sup>(1)</sup> | $I_{OH} = -8 \text{ mA}, V_I = V_{IH}$              | l                    | $V_{CCA} = V_{CCB} = 2.3 \text{ V}$                                        |                   | 1.9                    |      |      | V    |  |
|                                 | 3                                        | $I_{OH} = -24 \text{ mA}, V_{I} = V_{I}$            | IH                   | V <sub>CCA</sub> = V <sub>CCB</sub> = 3 V                                  |                   | 2.4                    |      |      |      |  |
|                                 |                                          | $I_{OH} = -32 \text{ mA}, V_I = V_I$                | IH                   | $V_{CCA} = V_{CCB} = 4.5 \text{ V}$                                        |                   | 3.8                    |      |      |      |  |
|                                 |                                          | $I_{OL} = 100 \mu A, V_I = V_{IL}$                  | -                    | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V to 4.5 V        |                        |      | 0.1  |      |  |
|                                 |                                          | $I_{OL} = 4 \text{ mA}, V_I = V_{IL}$               |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V                 |                        |      | 0.45 |      |  |
| / <sub>OL</sub>                 | Low-level output voltage                 | $I_{OL}$ = 8 mA, $V_I$ = $V_{IL}$                   |                      | $V_{CCA} = V_{CCB} = 2.3 \text{ V}$                                        |                   |                        |      | 0.3  | V    |  |
|                                 | remage                                   | $I_{OL}$ = 24 mA, $V_I$ = $V_{IL}$                  |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 3 V                                  |                   |                        |      | 0.55 |      |  |
|                                 |                                          | $I_{OL}$ = 32 mA, $V_I$ = $V_{IL}$                  |                      | $V_{CCA} = V_{CCB} = 4.5 \text{ V}$                                        |                   |                        |      | 0.55 |      |  |
| I                               | Control inputs                           | V <sub>I</sub> = V <sub>CCA</sub> or GND            |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V to 4.5 V        |                        | ±0.5 | ±2   | μA   |  |
|                                 |                                          | V <sub>I</sub> = 0.58 V                             |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V                 | 15                     |      |      |      |  |
| I <sub>BHL</sub> <sup>(3)</sup> | Bus-hold low                             | V <sub>I</sub> = 0.7 V                              |                      | $V_{CCA} = V_{CCB} = 2.3 \text{ V}$                                        |                   | 45                     |      |      |      |  |
|                                 | sustaining current                       | V <sub>I</sub> = 0.8 V                              |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 3 V                                  |                   | 75                     |      |      | μA   |  |
|                                 |                                          | V <sub>I</sub> = 1.35 V                             |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 4.5 V                                |                   | 100                    |      |      |      |  |
|                                 |                                          | V <sub>I</sub> = 1.07 V                             |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V                 | -15                    |      |      |      |  |
| . (4)                           | Bus-hold high sustaining current         | V <sub>I</sub> = 1.7 V                              |                      | $V_{CCA} = V_{CCB} = 2.3 \text{ V}$                                        |                   | -45                    |      |      |      |  |
| внн <sup>(4)</sup>              |                                          | V <sub>I</sub> = 2 V                                |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 3 V                                  |                   | -75                    |      | μΑ   |      |  |
|                                 |                                          | V <sub>I</sub> = 3.15 V                             |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 4.5 V                                |                   | -100                   |      |      |      |  |
|                                 | Bus-hold low overdrive current           | V <sub>I</sub> = 0 to V <sub>CC</sub>               |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.95                                 | V                 | 200                    |      |      |      |  |
| (5)                             |                                          |                                                     |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 2.7 V                                |                   | 300                    | 00   |      | пΔ   |  |
| BHLO <sup>(5)</sup>             |                                          |                                                     |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 3.6 V                                |                   | 500                    |      |      | μΑ   |  |
|                                 |                                          |                                                     |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 5.5 V                                |                   | 900                    |      |      |      |  |
|                                 |                                          | V <sub>I</sub> = 0 to V <sub>CC</sub>               |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.95                                 | V                 | -200                   |      |      |      |  |
| (6)                             | Bus-hold high                            |                                                     |                      | $V_{CCA} = V_{CCB} = 2.7 \text{ V}$<br>$V_{CCA} = V_{CCB} = 3.6 \text{ V}$ |                   | -300                   |      |      | μA   |  |
| внно <sup>(6)</sup>             | overdrive current                        |                                                     |                      |                                                                            |                   | -500                   |      |      |      |  |
|                                 |                                          |                                                     |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 5.5 V                                |                   | -900                   |      |      |      |  |
|                                 | Input and output                         | V -= V = 04= 5 5 V                                  |                      | V <sub>CCA</sub> = 0 V,<br>V <sub>CCB</sub> = 0 to 5.5 V                   | A Port            |                        | ±0.5 | ±2   |      |  |
| off                             | power-off leakage<br>current             | akage V <sub>I</sub> or V <sub>O</sub> = 0 to 5.5 V |                      | V <sub>CCA</sub> = 0 to 5.5 V,<br>V <sub>CCB</sub> = 0 V                   | B Port            |                        | ±0.5 | ±2   | μA   |  |
|                                 |                                          |                                                     | OE = V <sub>IH</sub> | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65 V to 4.5 V                      | A Port,<br>B Port |                        |      | ±2   |      |  |
| OZ                              | Off-state output current                 | $V_O = V_{CCO}$ or GND,<br>$V_I = V_{CCI}$ or GND   | <del>0</del>         | V <sub>CCA</sub> = 0 V,<br>V <sub>CCB</sub> = 5.5 V                        | B Port            |                        |      | ±2   | μΑ   |  |
|                                 |                                          |                                                     | ŌE = X               | V <sub>CCA</sub> = 5.5 V,<br>V <sub>CCB</sub> = 0 V                        | A Port            |                        |      | ±2   |      |  |
|                                 |                                          |                                                     | 1                    | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V to 4.5 V        |                        |      | 20   |      |  |
| CCA                             | Supply current<br>A port                 | $V_I = V_{CCI}$ or GND, $I_O$                       | = 0                  | $V_{CCA} = 5 \text{ V}, V_{CCB} = 0$                                       |                   |                        |      | 20   | μΑ   |  |
|                                 | , i poit                                 |                                                     |                      | V <sub>CCA</sub> = 0 V, V <sub>CCB</sub> = 5 V                             |                   |                        |      | -2   |      |  |
|                                 |                                          |                                                     |                      | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 | V to 4.5 V        |                        |      | 20   |      |  |
| ССВ                             | Supply current<br>B port                 | $V_I = V_{CCI}$ or GND, $I_O$                       | = 0                  | V <sub>CCA</sub> = 5 V, V <sub>CCB</sub> = 0                               | V                 |                        |      | -2   | μΑ   |  |
|                                 | ъ роп                                    | . 33 , 3 -                                          |                      | V <sub>CCA</sub> = 0 V, V <sub>CCB</sub> = 5                               |                   |                        |      | 20   |      |  |
|                                 | Combined supply                          | $V_I = V_{CCI}$ or GND, $I_O$                       | - 0                  | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.65                                 |                   |                        |      | 30   | μΑ   |  |

### 6.5 Electrical Characteristics (continued)

All typical limits apply over  $T_A = 25^{\circ}C$ , and all maximum and minimum limits apply over  $T_A = -40^{\circ}C$  to 85°C (unless otherwise noted). (1) (2)

| PARAMETER         |                                                | TEST CO                                                                                 | MIN                                              | TYP | MAX | UNIT |    |
|-------------------|------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|------|----|
| ΔI <sub>CCA</sub> | Supply-current change DIR                      | DIR at V <sub>CCA</sub> - 0.6 V,<br>B port = open,<br>A port at V <sub>CCA</sub> or GND | V <sub>CCA</sub> = V <sub>CCB</sub> = 3 to 5.5 V |     |     | 50   | μΑ |
| C <sub>i</sub>    | Input capacitance control inputs               | V <sub>I</sub> = V <sub>CCA</sub> or GND                                                | V <sub>CCA</sub> = V <sub>CCB</sub> = 3.3 V      |     | 4   | 5    | pF |
| C <sub>io</sub>   | Input and output<br>capacitance<br>A or B port | V <sub>O</sub> = V <sub>CCA/B</sub> or GND                                              | V <sub>CCA</sub> = V <sub>CCB</sub> = 3.3 V      |     | 8.5 | 10   | pF |

- (1) V<sub>CCO</sub> is the V<sub>CC</sub> associated with the output port.
- (2)  $V_{CCI}$  is the  $V_{CC}$  associated with the input port.
- (3) The bus-hold circuit can sink at least the minimum low sustaining current at the V<sub>IL</sub> maximum. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> maximum.
- (4) The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub> min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to V<sub>IH</sub> min.
- (5) An external driver must source at least I<sub>BHLO</sub> to switch this node from low to high.
- (6) An external driver must sink at least I<sub>BHHO</sub> to switch this node from high to low.

# 6.6 Switching Characteristics: $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$

over recommended operating free-air temperature range,  $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$  (unless otherwise noted) (see Figure 7-1)

| PARAMETER                           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                   | MIN | MAX  | UNIT |
|-------------------------------------|-----------------|----------------|-----------------------------------|-----|------|------|
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.7 | 21.9 |      |
|                                     | A               | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.3 | 9.2  | -    |
| t <sub>PLH</sub> , t <sub>PHL</sub> |                 | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1   | 7.4  | ns   |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.4 | 7.1  |      |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.9 | 23.8 |      |
|                                     | В               | _              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.8 | 23.6 | -    |
| t <sub>PLH</sub> , t <sub>PHL</sub> | В               | A              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.7 | 23.4 | ns   |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.7 | 23.4 |      |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.5 | 29.6 |      |
|                                     | ŌĒ              | А              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.5 | 29.4 | ns   |
| $t_{PHZ}$ , $t_{PLZ}$               |                 |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.5 | 29.3 |      |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 1.4 | 29.2 |      |
|                                     |                 | ŌĒ B           | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 2.4 | 32.2 |      |
|                                     |                 |                | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.9 | 13.1 | ns   |
| $t_{PHZ}$ , $t_{PLZ}$               | OE              |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.7 | 12   |      |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 1.3 | 10.3 |      |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.4 | 24   |      |
|                                     |                 |                | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.4 | 23.8 |      |
| t <sub>PZH</sub> , t <sub>PZL</sub> | ŌĒ              | A              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.4 | 23.7 | ns   |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.4 | 23.7 |      |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.8 | 32   |      |
|                                     | OF              | D. D.          | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.5 | 16   | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | UE              | ŌĒ B           | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.2 | 12.6 |      |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.9 | 10.8 |      |



# 6.7 Switching Characteristics: $V_{CCA} = 2.5 V \pm 0.2 V$

over recommended operating free-air temperature range,  $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$  (unless otherwise noted) (see Figure 7-1)

| PARAMETER                           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                   | MIN | MAX    | UNIT                 |  |  |  |
|-------------------------------------|-----------------|----------------|-----------------------------------|-----|--------|----------------------|--|--|--|
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.5 | 21.4   |                      |  |  |  |
|                                     | A               | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.2 | 9      | ns                   |  |  |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | A               | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.8 | 6.2    | ns                   |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.6 | 4.8    |                      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.2 | 9.3    |                      |  |  |  |
|                                     | В               | A              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1   | 9.1    | no                   |  |  |  |
| PLH, <sup>†</sup> PHL               | В               |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1   | 8.9    | ns                   |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.9 | 8.8    |                      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.4 | 9      |                      |  |  |  |
| . 4                                 | ŌĒ              | A              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.4 | 9      | ns                   |  |  |  |
| PHZ, <sup>†</sup> PLZ               |                 |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.4 | 9      | 9                    |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 1.4 | 9      |                      |  |  |  |
|                                     | ŌĒ              |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 2.3 | 29.6   | 9.6                  |  |  |  |
| . 4                                 |                 | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.8 | 11     |                      |  |  |  |
| PHZ, <sup>†</sup> PLZ               | OE              | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.7 | 9.3 ns |                      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.9 | 6.9    | $\vec{\mathfrak{s}}$ |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1   | 10.9   |                      |  |  |  |
| . 4                                 | ŌĒ              | A              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1   | 10.9   |                      |  |  |  |
| PZH, <sup>†</sup> PZL               | OE              |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1   | 10.9   | ns                   |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 1   | 10.9   |                      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.7 | 28.2   |                      |  |  |  |
|                                     | ŌĒ              | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.5 | 12.9   |                      |  |  |  |
| PZH, <sup>†</sup> PZL               | OE              | B              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.2 | 9.4    | ns ns                |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 1   | 6.9    |                      |  |  |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 6.8 Switching Characteristics: $V_{CCA}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted) (see Figure 7-1)

| PARAMETER                           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                   | MIN | MAX  | UNIT |  |  |
|-------------------------------------|-----------------|----------------|-----------------------------------|-----|------|------|--|--|
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.5 | 21.2 |      |  |  |
|                                     | A               | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.1 | 8.8  | no   |  |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | ^               | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.8 | 6.2  | ns   |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.5 | 4.4  |      |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.8 | 7.2  |      |  |  |
| · <b>f</b>                          | В               | A              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.8 | 6.2  | ns   |  |  |
| PLH, <sup>†</sup> PHL               | 6               | _ ^            | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.7 | 6.1  | 115  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.6 | 6    |      |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.6 | 8.2  |      |  |  |
|                                     | ŌĒ              | А              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.6 | 8.2  | ns   |  |  |
| PHZ, <sup>†</sup> PLZ               |                 |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.6 | 8.2  | 113  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 1.6 | 8.2  |      |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 2.1 | 29   |      |  |  |
| . 4                                 | ŌĒ              | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.7 | 10.3 | no   |  |  |
| PHZ, <sup>†</sup> PLZ               | OE              |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.5 | 8.6  | _    |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.8 | 6.3  |      |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.8 | 8.1  |      |  |  |
| . 4                                 | ŌĒ              | A              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.8 | 8.1  | -    |  |  |
| PZH, <sup>†</sup> PZL               | OE              | ^              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.8 | 8.1  | ns   |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.8 | 8.1  |      |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.8 | 27.7 |      |  |  |
|                                     | ŌĒ              | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.4 | 12.4 | - ns |  |  |
| PZH, <sup>†</sup> PZL               | UE UE           | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.1 | 8.5  |      |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.9 | 6.4  | ī    |  |  |



# 6.9 Switching Characteristics: $V_{CCA} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{CCA} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 7-1)

| PARAMETER                           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                   | MIN | MAX    | UNIT |  |  |  |
|-------------------------------------|-----------------|----------------|-----------------------------------|-----|--------|------|--|--|--|
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.5 | 21.4   |      |  |  |  |
|                                     | A               | В              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1   | 8.8    | -    |  |  |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | A               | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.7 | 6      | ns   |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.4 | 4.2    |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.7 | 7      |      |  |  |  |
|                                     | В               | A              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.4 | 4.8    | -    |  |  |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | В               | A              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.3 | 4.5    | ns   |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.3 | 4.3    |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.3 | 5.4    |      |  |  |  |
|                                     | OE              | А              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.3 | 5.4    | ns   |  |  |  |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> |                 |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.3 | 5.4    |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.3 | 5.4    |      |  |  |  |
|                                     | <u> </u>        |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 2   | 28.7   |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.6 | 9.7    |      |  |  |  |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | ŌĒ              | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1.4 | 8      | 1    |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.7 | 5.7    |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 0.7 | 6.4    |      |  |  |  |
|                                     | ŌĒ              | _              | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 0.7 | 6.4    |      |  |  |  |
| t <sub>PZH</sub> , t <sub>PZL</sub> | OE              | A              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 0.7 | 6.4    | ns   |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.7 | 6.4    |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V | 1.5 | 27.6   |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 2.5 V ± 0.2 V  | 1.3 | 11.4   |      |  |  |  |
| t <sub>PZH</sub> , t <sub>PZL</sub> | ŌĒ              | В              | V <sub>CCB</sub> = 3.3 V ± 0.3 V  | 1   | 8.1 ns |      |  |  |  |
|                                     |                 |                | V <sub>CCB</sub> = 5 V ± 0.5 V    | 0.9 | 6.5    | 1    |  |  |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# **6.10 Operating Characteristics**

T<sub>A</sub> = 25°C

| TA - 20 0                   | PARAMETER <sup>(1)</sup>                              | TEST CONDITIONS                                 |                                             | TYP | UNIT |  |
|-----------------------------|-------------------------------------------------------|-------------------------------------------------|---------------------------------------------|-----|------|--|
|                             |                                                       |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V | 2   |      |  |
|                             | A-port input, B-port output                           | $C_1 = 0$ , $f = 10$ MHz, $t_r = t_f = 1$ ns    | $V_{CCA} = V_{CCB} = 2.5 \text{ V}$         | 2   |      |  |
| A-port input, B-port output | $C_L = 0$ , $T = 10$ Will $IZ$ , $t_f = t_f = 1$ This | $V_{CCA} = V_{CCB} = 3.3 \text{ V}$             | 2                                           |     |      |  |
| C (2)                       | C <sub>pdA</sub> (2)                                  |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 5 V   | 3   | nE   |  |
| OpdA (=/                    |                                                       |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V | 12  | pF   |  |
| B-port input, A-port output | $C_1 = 0$ , $f = 10$ MHz, $t_r = t_f = 1$ ns          | $V_{CCA} = V_{CCB} = 2.5 \text{ V}$             | 13                                          |     |      |  |
|                             | B-port input, A-port output                           | $C_L = 0$ , $I = 10$ MHz, $t_f = t_f = 1$ HS    | $V_{CCA} = V_{CCB} = 3.3 \text{ V}$         | 13  |      |  |
|                             |                                                       |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 5 V   | 16  |      |  |
|                             |                                                       |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V | 13  |      |  |
|                             | A part input P part autput                            | $C_1 = 0$ , $f = 10$ MHz, $t_r = t_f = 1$ ns    | $V_{CCA} = V_{CCB} = 2.5 \text{ V}$         | 13  |      |  |
|                             | A-port input, B-port output                           | $C_L = 0$ , $I = 10$ MHz, $t_f = t_f = 1$ HS    | $V_{CCA} = V_{CCB} = 3.3 \text{ V}$         | 14  |      |  |
| C (2)                       |                                                       |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 5 V   | 16  | pF   |  |
| C <sub>pdB</sub> (2)        |                                                       |                                                 | V <sub>CCA</sub> = V <sub>CCB</sub> = 1.8 V | 2   | ρı   |  |
|                             | D mantinens t A mant autout                           | $C_1 = 0$ , $f = 10$ MHz, $t_r = t_f = 1$ ns    | $V_{CCA} = V_{CCB} = 2.5 \text{ V}$         | 2   | ı    |  |
|                             | B-port input, A-port output                           | $O_L = 0$ , $I = 10$ IVIDZ, $I_f = I_f = 1$ IIS | $V_{CCA} = V_{CCB} = 3.3 \text{ V}$         | 2   |      |  |
|                             |                                                       |                                                 |                                             | 3   |      |  |

- See *CMOS Power Consumption and Cpd Calculation*, SCAA035. Power dissipation capacitance per transceiver.

# **6.11 Typical Characteristics**







 $V_{\text{CCA}}$ 

CCA/2

### 7 Parameter Measurement Information



| TEST                               | S1                   |
|------------------------------------|----------------------|
| t <sub>pd</sub>                    | Open                 |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CCO</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                  |
|                                    |                      |

LOAD CIRCUIT

| $V_{CCO}$                         | $C_{L}$ | $R_L$ | $V_{TP}$ |
|-----------------------------------|---------|-------|----------|
| 1.8 V ± 0.15 V                    | 15 pF   | 2 kW  | 0.15 V   |
| $2.5 \text{ V} \pm 0.2 \text{ V}$ | 15 pF   | 2 kW  | 0.15 V   |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 15 pF   | 2 kW  | 0.3 V    |
| 5 V ± 0.5 V                       | 15 pF   | 2 kW  | 0.3 V    |



 $V_{CCA}/2$ 



Output Control

(low-level

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z<sub>O</sub> = 50 W, dv/dt ≥ 1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $\begin{array}{l} \text{G. } \quad t_{PLH} \text{ and } t_{PHL} \text{ are the same as } t_{pd}. \\ \text{H. } \quad V_{CCI} \text{ is the } V_{CC} \text{ associated with the input port.} \end{array}$
- I.  $V_{CCO}$  is the  $V_{CC}$  associated with the output port.
- J. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms

# 8 Detailed Description

#### 8.1 Overview

The SN74LVCH8T245 is an 8-bit, dual supply noninverting voltage level translator. Pins A1 through A4, and the control pins (DIR and  $\overline{OE}$ ) are referenced to  $V_{CCA}$ , while pins B1 through B4 are referenced to  $V_{CCB}$ . Both the A port and B port can accept I/O voltages ranging from 1.65 V to 5.5 V. The high on DIR allows data transmission from Port A to Port B, and a low on DIR allows data transmission from Port B to Port A. For more information, see *AVC Logic Family Technology and Applications*.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Fully Configurable Dual-Rail Design

Both  $V_{CCA}$  and  $V_{CCB}$  can be supplied at any voltage from 1.65 V to 5.5 V, making the device suitable for translating between any of the voltage nodes: 1.8 V, 2.5 V, 3.3 V, and 5 V.

#### 8.3.2 Partial-Power-Down Mode Operation

I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. This can occur in applications where subsections of a system are powered down (partial power down) to reduce power consumption. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*.

#### 8.3.3 Active Bus Hold Circuitry

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state, which helps with board space savings and reduced component costs. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended as this eliminates the bus-hold feature.

#### 8.3.4 Balanced High-Drive CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. Two outputs can be connected together for 2X stronger output drive strength. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.5 V<sub>CC</sub> Isolation

The  $V_{CC}$  isolation feature ensures that if either  $V_{CCA}$  or  $V_{CCB}$  are at GND (or < 0.4 V), both ports will be in a high-impedance state ( $I_{OZ}$  shown in *Electrical Characteristics*). This prevents false logic levels from being presented to either bus.



### **8.4 Device Functional Modes**

Table 8-1 lists the functional modes of the SN74LVCH8T245.

Table 8-1. Function Table (Each 8-Bit Section)

| CONTROL | INPUTS(1) | OUTPUT  | CIRCUITS | OPERATION       |
|---------|-----------|---------|----------|-----------------|
| ŌĒ      | DIR       | A PORT  | B PORT   | OPERATION       |
| L       | L         | Enabled | Hi-Z     | B data to A bus |
| L       | Н         | Hi-Z    | Enabled  | A data to B bus |
| Н       | Х         | Hi-Z    | Hi-Z     | Isolation       |

(1) Input circuits of the data I/Os are always active.

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

The SN74LVCH8T245 device can be used in level-translation applications for interfacing devices or systems operating at different interface voltages with one another. The maximum output current can be up to 32 mA when device is powered by 5 V.

### 9.2 Typical Application



Figure 9-1. Typical Application Circuit

(3)

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 9-1.

**Table 9-1. Design Parameters** 

|                | <b>U</b>        |
|----------------|-----------------|
| PARAMETERS     | VALUES          |
| Input voltage  | 1.65 V to 5.5 V |
| Output voltage | 1.65 V to 5.5 V |

#### 9.2.2 Detailed Design Procedure

To begin the design process, determine the following:

 $t_{PZH}$  (DIR to B) =  $t_{PLZ}$  (DIR to A) +  $t_{PLH}$  (A to B)

- · Input voltage range
  - Use the supply voltage of the device that is driving the SN74LVCH8T245 to determine the input voltage range. For a valid logic high, the value must exceed the  $V_{IH}$  of the input port. For a valid logic low, the value must be less than the  $V_{IL}$  of the input port.
- · Output voltage range
  - Use the supply voltage of the device that the SN74LVCH8T245 is driving to determine the output voltage range.

#### 9.2.2.1 Enable Times

Calculate the enable times for the SN74LVCH8T245 using Equation 1, Equation 2, Equation 3, and Equation 4:

$$t_{PZH}$$
 (DIR to A) =  $t_{PLZ}$  (DIR to B) +  $t_{PLH}$  (B to A) (1)

$$t_{PZL}$$
 (DIR to A) =  $t_{PHZ}$  (DIR to B) +  $t_{PHL}$  (B to A) (2)

$$t_{PZL}$$
 (DIR to B) =  $t_{PHZ}$  (DIR to A) +  $t_{PHL}$  (A to B) (4)

In a bidirectional application, these enable times provide the maximum delay from the time the DIR bit is switched until an output is expected. For example, if the device initially is transmitting from A to B, then the DIR bit is switched; the B port of the device must be disabled before presenting it with an input. After the B port has been disabled, an input signal applied to it appears on the corresponding A port after the specified propagation delay.

#### 9.2.3 Application Curve



Figure 9-2. Translation Up (1.8 V to 5 V) at 2.5 MHz



# 10 Power Supply Recommendations

The output-enable  $(\overline{OE})$  input circuit is designed so that it is supplied by  $V_{CCA}$  and when the  $\overline{OE}$  input is high, all outputs are placed in the high-impedance state. To ensure the high-impedance state of the outputs during power up or power down, the  $\overline{OE}$  input pin must be tied to  $V_{CCA}$  through a pullup resistor and must not be enabled until  $V_{CCA}$  and  $V_{CCB}$  are fully ramped and stable. The minimum value of the pullup resistor to  $V_{CCA}$  is determined by the current-sinking capability of the driver.

 $V_{CCA}$  or  $V_{CCB}$  can be powered up first. If the SN74LVCH8T245 is powered up in a permanently enabled state (for example  $\overline{OE}$  is always kept low), pullup resistors are recommended at the input. This ensures proper, glitch-free, power-up. For more information, see *Designing with SN4LVCXT245 and SN74LVCHXT245 Family of Direction Controlled Voltage Translators/Level-Shifters*. In addition, the  $\overline{OE}$  pin may be shorted to GND if the application does not require use of the high-impedance state at any time.



# 11 Layout

# 11.1 Layout Guidelines

To ensure reliability of the device, TI recommends the following common printed-circuit board layout guidelines.

- Bypass capacitors should be used on power supplies.
- · Short trace lengths should be used to avoid excessive loading.
- Placing pads on the signal paths for loading capacitors or pullup resistors helps adjust rise and fall times of signals depending on the system requirements.

### 11.2 Layout Example





Figure 11-1. SN74LVCH8T245 Layout

# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Designing with SN74LVCXT245 and SN74LVCHXT245 Family of Direction Controlled Voltage Translators/Level-Shifters
- · Texas Instruments, Bus-Hold Circuit
- Texas Instruments, AVC Logic Family Technology and Applications
- Texas Instruments, CMOS Power Consumption and Cpd Calculation

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 8-Dec-2022

#### PACKAGING INFORMATION

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| SN74LVCH8T245DBR  | ACTIVE     | SSOP         | DB                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | NJ245                | Samples |
| SN74LVCH8T245DGVR | ACTIVE     | TVSOP        | DGV                | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | NJ245                | Samples |
| SN74LVCH8T245PW   | ACTIVE     | TSSOP        | PW                 | 24   | 60             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | NJ245                | Samples |
| SN74LVCH8T245PWE4 | ACTIVE     | TSSOP        | PW                 | 24   | 60             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | NJ245                | Samples |
| SN74LVCH8T245PWR  | ACTIVE     | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | NJ245                | Samples |
| SN74LVCH8T245RHLR | ACTIVE     | VQFN         | RHL                | 24   | 1000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | NJ245                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

www.ti.com 8-Dec-2022

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 6-Dec-2023

### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVCH8T245DBR  | SSOP            | DB                 | 24 | 2000 | 330.0                    | 16.4                     | 8.2        | 8.8        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVCH8T245DGVR | TVSOP           | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVCH8T245PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVCH8T245PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVCH8T245RHLR | VQFN            | RHL                | 24 | 1000 | 180.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |

www.ti.com 6-Dec-2023



#### \*All dimensions are nominal

| 7 till dillitoriolorio di o mominidi |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LVCH8T245DBR                     | SSOP         | DB              | 24   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVCH8T245DGVR                    | TVSOP        | DGV             | 24   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVCH8T245PWR                     | TSSOP        | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVCH8T245PWR                     | TSSOP        | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVCH8T245RHLR                    | VQFN         | RHL             | 24   | 1000 | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 6-Dec-2023

### **TUBE**



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LVCH8T245PW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| SN74LVCH8T245PWE4 | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DB (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

PLASTIC QUAD FLATPACK- NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated