







SN74LV164A

SCLS403K - APRIL 1998 - REVISED MARCH 2023

## SN74LV164A 8-Bit Parallel-Out Serial Shift Registers

### 1 Features

Texas

INSTRUMENTS

- $V_{CC}$  operation of 2 V to 5.5 V
- Maximum  $t_{\text{pd}}$  of 10.5 ns at 5 V
- Typical V<sub>OLP</sub> (output ground bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) > 2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- loff supports live insertion, partial power-down mode, and back-drive protection
- Support mixed-mode voltage operation on all ports
- Latch-up performance exceeds 250 mA per JESD 17

## 2 Applications

- IP routers ٠
- Enterprise switches •
- Access control and security: access keypads and biometrics
- Smart meters: power line communication



Logic Diagram (Positive Logic)

### **3 Description**

The SN74LV164A devices are 8-bit parallel-out serial shift registers designed for 2 V to 5.5 V V<sub>CC</sub> operation.

| Package Information <sup>(1)</sup> |                 |                    |  |  |  |  |  |
|------------------------------------|-----------------|--------------------|--|--|--|--|--|
| PART NUMBER                        | PACKAGE         | BODY SIZE (NOM)    |  |  |  |  |  |
|                                    | D (SOIC, 14)    | 8.65 mm × 3.91 mm  |  |  |  |  |  |
|                                    | DB (SSOP, 14)   | 6.20 mm × 5.30 mm  |  |  |  |  |  |
|                                    | DGV (TVSOP, 14) | 3.60 mm × 4.40 mm  |  |  |  |  |  |
| SN74LV164A                         | NS (SOP, 14)    | 10.30 mm × 5.30 mm |  |  |  |  |  |
|                                    | PW (TSSOP, 14)  | 5.00 mm × 4.40 mm  |  |  |  |  |  |
|                                    | RGY (VQFN, 14)  | 3.50 mm × 3.50 mm  |  |  |  |  |  |
|                                    | BQA (WQFN, 14)  | 3.00 mm × 2.50 mm  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





## **Table of Contents**

| 1 Features<br>2 Applications<br>3 Description                  | 1<br>1         |
|----------------------------------------------------------------|----------------|
| 5 Pin Configuration and Functions                              |                |
| 6 Specifications                                               |                |
| 6.1 Absolute Maximum Ratings                                   |                |
| 6.2 ESD Ratings                                                |                |
| 6.3 Recommended Operating Conditions                           |                |
| 6.4 Thermal Information                                        | 5              |
| 6.5 Electrical Characteristics                                 | <mark>6</mark> |
| 6.6 Timing Requirements: V <sub>CC</sub> = 2.5 V ± 0.2 V       | <mark>6</mark> |
| 6.7 Timing Requirements: V <sub>CC</sub> = 3.3 V ± 0.3 V       | <mark>6</mark> |
| 6.8 Timing Requirements: V <sub>CC</sub> = 5 V ± 0.5 V         | 7              |
| 6.9 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V | 7              |
| 6.10 Switching Characteristics: $V_{CC}$ = 3.3 V ± 0.3 V.      | 7              |
| 6.11 Switching Characteristics: V <sub>CC</sub> = 5 V ± 0.5 V  | <mark>8</mark> |
| 6.12 Noise Characteristics                                     |                |
| 6.13 Operating Characteristics                                 | <mark>8</mark> |
| 6.14 Typical Characteristics                                   | 9              |

| 7 Parameter Measurement Information                   | . 10 |
|-------------------------------------------------------|------|
| 8 Detailed Description                                | . 11 |
| 8.1 Overview                                          | . 11 |
| 8.2 Functional Block Diagram                          |      |
| 8.3 Feature Description.                              | .11  |
| 8.4 Device Functional Modes                           | .11  |
| 9 Application and Implementation                      | . 12 |
| 9.1 Application Information                           |      |
| 9.2 Typical Application                               | . 12 |
| 9.3 Power Supply Recommendations                      | .13  |
| 9.4 Layout.                                           | 13   |
| 10 Device and Documentation Support                   | .15  |
| 10.1 Documentation Support                            | 15   |
| 10.2 Receiving Notification of Documentation Updates. | .15  |
| 10.3 Support Resources                                | . 15 |
| 10.4 Trademarks                                       | . 15 |
| 10.5 Electrostatic Discharge Caution                  | .15  |
| 10.6 Glossary                                         | .15  |
| 11 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 15 |
|                                                       |      |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision J (December 2022) to Revision K (                                                            | March 2023) Page                                            |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Updated the structural layout of document                                                                          |                                                             |
| <ul> <li>Updated thermal values for D package from RθJA = 92.6 to</li> </ul>                                       | 112.9, RθJC(top) = 53.9 to 68.7, RθJB = 46.8 to             |
| 69.4, ΨJT = 18.9 to 30, ΨJB = 46.6 to 69, all values in °C/V                                                       | V                                                           |
| Changes from Revision I (February 2015) to Revision J (De                                                          | ecember 2022) Page                                          |
| Updated the format of tables, figures, and cross-references                                                        | throughout the document1                                    |
| Changes from Revision H (April 2005) to Revision I (Februa                                                         | ary 2015) Page                                              |
| Added Pin Configuration and Functions section, ESD Rating                                                          | gs table, <i>Feature Description</i> section, <i>Device</i> |
| Functional Modes, Application and Implementation section, section, Device and Documentation Support section, and M |                                                             |
| section                                                                                                            |                                                             |



### **5** Pin Configuration and Functions



Figure 5-1. D, DB, DGV, NS, or PW Package 14-PIN SOIC, SSOP, TVSOP, SOP, or TSSOP (Top View)



Figure 5-2. RGY or BQA Package 14-PIN VQFN or WQFN Top View

| Table | 5-1. | Pin F | Functions |
|-------|------|-------|-----------|
|-------|------|-------|-----------|

| PIN |                 | TYPE <sup>(1)</sup> | DESCRIPTION                |  |  |  |  |
|-----|-----------------|---------------------|----------------------------|--|--|--|--|
| NO. | NAME            |                     | DESCRIPTION                |  |  |  |  |
| 1   | A               | I                   | Serial input A             |  |  |  |  |
| 2   | В               | I                   | Serial input B             |  |  |  |  |
| 3   | Q <sub>A</sub>  | 0                   | Output A                   |  |  |  |  |
| 4   | Q <sub>B</sub>  | 0                   | Output B                   |  |  |  |  |
| 5   | Q <sub>C</sub>  | 0                   | Output C                   |  |  |  |  |
| 6   | Q <sub>D</sub>  | 0                   | Output D                   |  |  |  |  |
| 7   | GND             | _                   | Ground pin                 |  |  |  |  |
| 8   | CLK             | I                   | Storage clock              |  |  |  |  |
| 9   | CLR             | I                   | Storage clear              |  |  |  |  |
| 10  | Q <sub>E</sub>  | 0                   | Output E                   |  |  |  |  |
| 11  | Q <sub>F</sub>  | 0                   | Output F                   |  |  |  |  |
| 12  | Q <sub>G</sub>  | 0                   | Output G                   |  |  |  |  |
| 13  | Q <sub>H</sub>  | 0                   | Output H                   |  |  |  |  |
| 11  | Q <sub>H'</sub> | 0                   | Q <sub>H</sub> inverted    |  |  |  |  |
| 14  | V <sub>CC</sub> | _                   | Power pin                  |  |  |  |  |
| -   | PAD             | _                   | Thermal Pad <sup>(2)</sup> |  |  |  |  |

(1) I = input, O = output

(2) RGY and BQA packages only



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                       |                         | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------------|-------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                                                        | -0.5                    | 7    | V                     |      |
| VI               | /I Input voltage <sup>(1)</sup>                                                       |                         |      | 7                     | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state <sup>(1)</sup> |                         |      | 7                     | V    |
| Vo               | Output voltage <sup>(1) (2)</sup>                                                     |                         | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                   | V <sub>1</sub> < 0      |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                  | V <sub>O</sub> < 0      |      | -50                   | mA   |
| I <sub>O</sub>   | Continuous output current                                                             | $V_{O}$ = 0 to $V_{CC}$ |      | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                     |                         |      | ±50                   | mA   |
| T <sub>stg</sub> | Storage temperature                                                                   |                         | -65  | 150                   | °C   |

(1) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(2) This value is limited to 5.5 V maximum.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### **6.3 Recommended Operating Conditions**

over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    |                                  | SN74LV164A            |                                                                                                                                                                                     |      |  |  |
|-----------------|------------------------------------|----------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|
|                 |                                    |                                  | MIN                   | MAX                                                                                                                                                                                 | V    |  |  |
| V <sub>CC</sub> | Supply voltage                     |                                  | 2                     | $ \begin{array}{c} 2 & 5.5 \\ 5 \\ 7 \\ 7 \\ 7 \\ \hline 0.5 \\ \hline V_{CC} \times 0.3 \\ \hline V_{CC} \times 0.3 \\ \hline V_{CC} \times 0.3 \\ \hline 0 & 5.5 \\ \end{array} $ | V    |  |  |
|                 |                                    | V <sub>CC</sub> = 2 V            | 1.5                   |                                                                                                                                                                                     |      |  |  |
| V               |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 |                                                                                                                                                                                     |      |  |  |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V   | V <sub>CC</sub> × 0.7 |                                                                                                                                                                                     | V    |  |  |
|                 |                                    | $V_{CC}$ = 4.5 V to 5.5 V        | V <sub>CC</sub> × 0.7 |                                                                                                                                                                                     |      |  |  |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 0.5                                                                                                                                                                                 |      |  |  |
| V               | Low lovel input veltage            | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | V <sub>CC</sub> × 0.3                                                                                                                                                               | V    |  |  |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V   |                       | V <sub>CC</sub> × 0.3                                                                                                                                                               |      |  |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | $V_{CC} \times 0.3$                                                                                                                                                                 |      |  |  |
| VI              | Input voltage                      |                                  | 0                     | 5.5                                                                                                                                                                                 | V    |  |  |
| Vo              | Output voltage                     |                                  | 0                     | V <sub>CC</sub>                                                                                                                                                                     | V    |  |  |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | -50                                                                                                                                                                                 | μA   |  |  |
| 1               | High-level output current          | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | -2                                                                                                                                                                                  |      |  |  |
| I <sub>OH</sub> |                                    | V <sub>CC</sub> = 3 V to 3.6 V   |                       | mA                                                                                                                                                                                  |      |  |  |
|                 |                                    | $V_{CC}$ = 4.5 V to 5.5 V        |                       | –12                                                                                                                                                                                 |      |  |  |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 50<br>2<br>6                                                                                                                                                                        |      |  |  |
| l               | Low-level output current           | $V_{CC}$ = 2.3 V to 2.7 V        |                       |                                                                                                                                                                                     |      |  |  |
| I <sub>OL</sub> |                                    | V <sub>CC</sub> = 3 V to 3.6 V   |                       |                                                                                                                                                                                     |      |  |  |
|                 |                                    | $V_{CC}$ = 4.5 V to 5.5 V        |                       | 12                                                                                                                                                                                  |      |  |  |
|                 |                                    | $V_{CC}$ = 2.3 V to 2.7 V        |                       | 200                                                                                                                                                                                 |      |  |  |
| Δt/Δv           | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 100                                                                                                                                                                                 | ns/V |  |  |
|                 |                                    | $V_{CC}$ = 4.5 V to 5.5 V        |                       | 20                                                                                                                                                                                  |      |  |  |
| T <sub>A</sub>  | Operating free-air temperature     |                                  | -40                   | 125                                                                                                                                                                                 | °C   |  |  |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### 6.4 Thermal Information

|                       |                                              | SN74LV164A |              |                |          |               |               |            |      |
|-----------------------|----------------------------------------------|------------|--------------|----------------|----------|---------------|---------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)   | DB<br>(SSOP) | DGV<br>(TVSOP) | NS (SOP) | PW<br>(TSSOP) | RGY<br>(VQFN) | BQA (WQFN) | UNIT |
|                       |                                              | 14 PINS    | 14 PINS      | 14 PINS        | 14 PINS  | 14 PINS       | 14 PINS       | 14 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 92.6       | 104.4        | 126.7          | 89.3     | 138.7         | 74.8          | 88.3       |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 53.9       | 57           | 50             | 46.9     | 69.1          | 81.1          | 90.9       |      |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 46.8       | 51.7         | 59.6           | 48       | 81.8          | 49.5          | 56.8       |      |
| ΨJT                   | Junction-to-top characterization parameter   | 18.9       | 18.6         | 5.8            | 13.7     | 20.3          | 15            | 9.9        | °C/W |
| Ψ <sub>ЈВ</sub>       | Junction-to-board characterization parameter | 46.6       | 51.2         | 58.9           | 47.7     | 81.3          | 49.5          | 56.7       |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | N/A          | N/A            | N/A      | N/A           | 32.5          | 33.4       |      |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

### **6.5 Electrical Characteristics**

| PARAMTER         | TEST CONDITIONS                         | Vcc             | SN74LV164A<br>40°C to 85°C |       |     | SN74LV164A<br>-40°C to 125°C |     |      | UNIT |
|------------------|-----------------------------------------|-----------------|----------------------------|-------|-----|------------------------------|-----|------|------|
|                  |                                         |                 | MIN                        | TYP M | AX  | MIN                          | TYP | MAX  |      |
|                  | I <sub>OH</sub> = -50 μA                | 2 V to<br>5.5 V | V <sub>CC</sub> – 0.1      |       |     | V <sub>CC</sub> – 0.1        |     |      |      |
| V <sub>OH</sub>  | I <sub>OH</sub> = –2 mA                 | 2.3 V           | 2                          |       |     | 2                            |     |      | V    |
|                  | I <sub>OH</sub> = –6 mA                 | 3 V             | 2.48                       |       |     | 2.48                         |     |      |      |
|                  | I <sub>OH</sub> = -12 mA                | 4.5 V           | 3.8                        |       |     | 3.8                          |     |      |      |
|                  | I <sub>OL</sub> = 50 μA                 | 2 V to<br>5.5 V |                            |       | D.1 |                              |     | 0.1  |      |
| VoL              | I <sub>OL</sub> = 2 mA                  | 2.3 V           |                            |       | 0.4 |                              |     | 0.4  | V    |
|                  | I <sub>OL</sub> = 6 mA                  | 3 V             |                            | 0.    | 44  |                              |     | 0.44 |      |
|                  | I <sub>OL</sub> = 12 mA                 | 4.5 V           |                            | 0.    | 55  |                              |     | 0.55 |      |
| l <sub>l</sub>   | V <sub>1</sub> = 5.5 V or GND           | 0 to<br>5.5 V   |                            |       | ±1  |                              |     | ±1   | μA   |
| I <sub>CC</sub>  | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$    | 5.5             |                            |       | 20  |                              |     | 20   | μA   |
| I <sub>off</sub> | $V_1$ or $V_0$ = 0 to 5.5 V             | 0               |                            |       | 5   |                              |     | 5    | μA   |
| Ci               | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V           |                            | 2.2   |     |                              | 2.2 |      | pF   |

over recommended operating free-air temperature range (unless otherwise noted)

### 6.6 Timing Requirements: $V_{CC}$ = 2.5 V ± 0.2 V

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V ± 0.2 V (unless otherwise noted)

|                            |                  | <b>J</b>        | 0 / 00                |     | (                          |     | ,                            |     |      |
|----------------------------|------------------|-----------------|-----------------------|-----|----------------------------|-----|------------------------------|-----|------|
|                            |                  |                 | T <sub>A</sub> = 25°C |     | SN74LV164A<br>40°C to 85°C |     | SN74LV164A<br>-40°C to 125°C |     | UNIT |
|                            |                  |                 | MIN                   | MAX | MIN                        | MAX | MIN                          | MAX |      |
| t Dulas duration           | CLR low          | 6               |                       | 6.5 |                            | 6.5 |                              |     |      |
| ۱ <sub>w</sub>             | Pulse duration   | CLK high or low | 6.5                   |     | 7.5                        |     | 7.5                          |     | ns   |
| t <sub>su</sub> Setup time | Data before CLK↑ | 6.5             |                       | 8.5 |                            | 8.5 |                              |     |      |
|                            | Setup time       | CLR inactive    | 3                     |     | 3                          |     | 3                            |     | ns   |
| t <sub>h</sub>             | Hold time        | Data after CLK↑ | -0.5                  |     | 0                          |     | 0                            |     | ns   |

### 6.7 Timing Requirements: $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted)

|                |                |                  | T <sub>A</sub> = 25 | °C  | SN74LV16<br>–40°C to 8 |     | SN74LV164A<br>–40°C to 125° | UNIT |    |
|----------------|----------------|------------------|---------------------|-----|------------------------|-----|-----------------------------|------|----|
|                |                |                  | MIN                 | MAX | MIN                    | MAX | MIN                         | MAX  |    |
|                | Pulse duration | CLR low          | 5                   |     | 5                      |     | 5                           |      | 20 |
| w              | Pulse duration | CLK high or low  | 5                   |     | 5                      |     | 5                           |      | ns |
| +              | Setup time     | Data before CLK↑ | 5                   |     | 6                      |     | 6                           |      | 20 |
| Lsu            | Setup time     | CLR inactive     | 2.5                 |     | 2.5                    |     | 2.5                         |      | ns |
| t <sub>h</sub> | Hold time      | Data after CLK↑  | 0                   |     | 0                      |     | 0                           |      | ns |



### 6.8 Timing Requirements: $V_{CC}$ = 5 V ± 0.5 V

|                 |                |                  | T <sub>A</sub> = 25°C |     | SN74LV16<br>–40°C to 8 |     | SN74LV164A<br>–40°C to 125° |     | UNIT |
|-----------------|----------------|------------------|-----------------------|-----|------------------------|-----|-----------------------------|-----|------|
|                 |                |                  | MIN                   | MAX | MIN                    | MAX | MIN                         | MAX |      |
|                 | Pulse duration | CLR low          | 5                     |     | 5                      |     | 5                           |     |      |
| L <sub>W</sub>  | Puise duration | CLK high or low  | 5                     |     | 5                      |     | 5                           |     | ns   |
|                 | Catura tima    | Data before CLK↑ | 4.5                   |     | 4.5                    |     | 4.5                         |     |      |
| ι <sub>su</sub> | Setup time     | CLR inactive     | 2.5                   |     | 2.5                    |     | 2.5                         |     | ns   |
| t <sub>h</sub>  | Hold time      | Data after CLK↑  | 1                     |     | 1                      |     | 1                           |     | ns   |
|                 |                |                  |                       |     |                        |     |                             |     |      |

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted)

### 6.9 Switching Characteristics: V<sub>CC</sub> = 2.5 V $\pm$ 0.2 V

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V ± 0.2 V (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | т                   | <sub>A</sub> = 25°C  |                       | SN74LV<br>–40°C to |     | SN74LV1<br>-40°C to 1 | -    | UNIT    |
|------------------|-----------------|----------------|------------------------|---------------------|----------------------|-----------------------|--------------------|-----|-----------------------|------|---------|
|                  | (INFOT)         | (001F01)       | CAFACITANCE            | MIN                 | TYP                  | MAX                   | MIN                | MAX | MIN                   | MAX  |         |
| f                |                 |                | C <sub>L</sub> = 15 pF | 55 <mark>(1)</mark> | 105 <mark>(1)</mark> |                       | 50                 |     | 50                    |      | MHz     |
| Imax             |                 |                | C <sub>L</sub> = 50 pF | 45                  | 85                   |                       | 40                 |     | 40                    |      |         |
| t <sub>pd</sub>  | CLK             | Q              | C = 15  pE             |                     | 9.2 <sup>(1)</sup>   | 17.6 <mark>(1)</mark> | 1                  | 20  | 1                     | 21   | <b></b> |
| t <sub>PHL</sub> | CLR             | Q              | C <sub>L</sub> = 15 pF |                     | 8.6 <sup>(1)</sup>   | 16 <mark>(1)</mark>   | 1                  | 18  | 1                     | 18.5 | ns      |
| t <sub>pd</sub>  | CLK             | Q              | C <sub>L</sub> = 50 pF |                     | 11.5                 | 21.1                  | 1                  | 24  | 1                     | 25   | ns      |
| t <sub>PHL</sub> | CLR             | Q              | CL = 50 pr             |                     | 10.8                 | 19.5                  | 1                  | 22  | 1                     | 22.5 |         |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### 6.10 Switching Characteristics: $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range, V<sub>CC</sub> = 3.3 V ± 0.3 V (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) |                        | т                 | <sub>A</sub> = 25°C  |                       | SN74LV<br>–40°C to | -    | SN74LV1<br>-40°C to 1 |      | UNIT |
|------------------|-----------------|----------------|------------------------|-------------------|----------------------|-----------------------|--------------------|------|-----------------------|------|------|
|                  | (INPOT)         | (001901)       | CAPACITANCE            | MIN               | TYP                  | MAX                   | MIN                | MAX  | MIN                   | MAX  |      |
| £                |                 |                | C <sub>L</sub> = 15 pF | 80 <sup>(1)</sup> | 155 <mark>(1)</mark> |                       | 65                 |      | 65                    |      | MHz  |
| t <sub>max</sub> |                 |                | C <sub>L</sub> = 50 pF | 50                | 120                  |                       | 45                 |      | 45                    |      |      |
| t <sub>pd</sub>  | CLK             | Q              | 0 - 15 - 15            |                   | 6.4 <sup>(1)</sup>   | 12.8 <mark>(1)</mark> | 1                  | 15   | 1                     | 16   |      |
| t <sub>PHL</sub> | CLR             | Q              | C <sub>L</sub> = 15 pF |                   | 6 <sup>(1)</sup>     | 12.8 <mark>(1)</mark> | 1                  | 15   | 1                     | 16   | ns   |
| t <sub>pd</sub>  | CLK             | Q              | 0 - 50 - 5             |                   | 8.3                  | 16.3                  | 1                  | 18.5 | 1                     | 19.5 |      |
| t <sub>PHL</sub> | CLR             | Q              | C <sub>L</sub> = 50 pF |                   | 7.9                  | 16.3                  | 1                  | 18.5 | 1                     | 19.5 | ns   |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 6.11 Switching Characteristics: V<sub>CC</sub> = 5 V ± 0.5 V

| over recommended | d operating f | ree-air tempe | erature range, V <sub>C0</sub> | $_{\rm C}$ = 5 V ± 0.5 V (unless | otherwise noted) |  |
|------------------|---------------|---------------|--------------------------------|----------------------------------|------------------|--|
|                  |               |               |                                |                                  |                  |  |

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | т                    | T <sub>A</sub> = 25°C |                      |     | 164A<br>85°C | SN74LV164A<br>–40°C to 125°C |      | UNIT |
|------------------|-----------------|----------------|------------------------|----------------------|-----------------------|----------------------|-----|--------------|------------------------------|------|------|
|                  | (INPOT)         | (001901)       | CAPACITANCE            | MIN                  | TYP                   | MAX                  | MIN | MAX          | MIN                          | MAX  |      |
| f                |                 |                | C <sub>L</sub> = 15 pF | 125 <mark>(1)</mark> | 220 <sup>(1)</sup>    |                      | 105 |              | 95                           |      | MHz  |
| Tmax             |                 |                | C <sub>L</sub> = 50 pF | 85                   | 165                   |                      | 75  |              | 65                           |      |      |
| t <sub>pd</sub>  | CLK             | Q              | C <sub>L</sub> = 15 pF |                      | 4.5 <sup>(1)</sup>    | 9 <mark>(1)</mark>   | 1   | 10.5         | 1                            | 11.5 | 20   |
| t <sub>PHL</sub> | CLR             | Q              | C <sub>L</sub> = 15 pF |                      | 4.2 <sup>(1)</sup>    | 8.6 <mark>(1)</mark> | 1   | 10           | 1                            | 11   | ns   |
| t <sub>pd</sub>  | CLK             | Q              | C <sub>L</sub> = 50 pF |                      | 6                     | 11                   | 1   | 12.5         | 1                            | 13   | ns   |
| t <sub>PHL</sub> | CLR             | Q              | C <sub>L</sub> = 50 pF |                      | 5.8                   | 10.6                 | 1   | 12.5         | 1                            | 13   |      |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### **6.12 Noise Characteristics**

 $V_{CC}$  = 3.3 V,  $C_L$  = 50 pF,  $T_A$  = 25°C

|                    | PARAMETER                                     | SN   | 74LV164A | <b>\</b> | UNIT |
|--------------------|-----------------------------------------------|------|----------|----------|------|
|                    | FARAIMETER                                    | MIN  | TYP      | MAX      | UNIT |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.28     | 0.8      | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.22    | -0.8     | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 3.09     |          | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |          |          | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |          | 0.99     | V    |

### 6.13 Operating Characteristics

T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST C                 | ONDITIONS  | V <sub>cc</sub> | TYP  | UNIT |
|-----------------|-------------------------------|------------------------|------------|-----------------|------|------|
| C               | Power dissipation capacitance | C <sub>1</sub> = 50 pF | f = 10 MHz | 3.3 V           | 48.1 | рĘ   |
| C <sub>pd</sub> | rower dissipation capacitance | C <sub>L</sub> = 50 pr |            | 5 V             | 47.5 | рг   |





Figure 6-1. Typical Clear, Shift, and Clear Sequences



### 6.14 Typical Characteristics



#### 7 Parameter Measurement Information



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>0</sub> = 50 Ω, t<sub>f</sub> ≤ 3 ns, t<sub>f</sub> ≤ 3 ns.
  - D. The outputs are measured one at a time, with one input transition per measurement.
  - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G. tPHL and tPLH are the same as tod.
  - G. IPHL and IPLH are the same as Ipd.
  - H. All parameters and waveforms are not applicable to all devices.

#### Figure 7-1. Load Circuit and Voltage Waveforms



### 8 Detailed Description

#### 8.1 Overview

The SNx4LV164A devices are 8-bit parallel-out serial shift registers designed for 2-V to 5.5-V V<sub>CC</sub> operation.

These devices feature NAND-gated serial (A and B) inputs and an asynchronous clear ( $\overline{CLR}$ ) input. The gated serial inputs permit complete control over incoming data, as a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while the clock is high or low, provided the minimum setup time requirements are met. Clocking occurs on the low-to-high-level transition of the clock (CLK) input.

#### 8.2 Functional Block Diagram



Pin numbers shown are for the D, DB, DGV, J, NS, PW, RGY, and W packages.

Figure 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The wide operating range allows the device to be used in a variety of systems that use different logic levels. The low propagation delay allows fast switching and higher speeds of operation. In addition, the low ground bounce stabilizes the performance of non-switching outputs while another output is switching.

#### 8.4 Device Functional Modes

|     | Table 8-1. Function Table <sup>(1)(2)</sup> |     |   |                 |                 |     |                 |  |  |  |  |  |  |  |
|-----|---------------------------------------------|-----|---|-----------------|-----------------|-----|-----------------|--|--|--|--|--|--|--|
|     | INP                                         | UTS |   |                 | OUTP            | UTS |                 |  |  |  |  |  |  |  |
| CLR | CLK                                         | Α   | В | Q <sub>A</sub>  | Q <sub>B</sub>  |     | Q <sub>H</sub>  |  |  |  |  |  |  |  |
| L   | Х                                           | Х   | Х | L               | L               |     | L               |  |  |  |  |  |  |  |
| н   | L                                           | Х   | х | Q <sub>A0</sub> | $Q_{B0}$        |     | Q <sub>H0</sub> |  |  |  |  |  |  |  |
| Н   | <b>↑</b>                                    | Н   | Н | Н               | Q <sub>An</sub> |     | Q <sub>Gn</sub> |  |  |  |  |  |  |  |
| н   | Ť                                           | L   | х | L               | Q <sub>An</sub> |     | Q <sub>Gn</sub> |  |  |  |  |  |  |  |
| н   | <b>↑</b>                                    | Х   | L | L               | Q <sub>An</sub> |     | Q <sub>Gn</sub> |  |  |  |  |  |  |  |

#### Table 8-1 Function Table<sup>(1)(2)</sup>

(1)  $Q_{A0}, Q_{B0}, Q_{H0}$  = the level of  $Q_A, Q_B$ , or  $Q_H$ , respectively, before the indicated steady-state input conditions were established.

(2) Q<sub>An</sub>, Q<sub>Gn</sub> = the level of Q<sub>A</sub> or Q<sub>G</sub> before the most recent ↑ transition of the clock: indicates a 1-bit shift.



#### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LV164A is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low-drive and slow-edge rates will minimize overshoot and undershoot on the outputs.

#### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Recommended input conditions:
  - Rise time and fall time specs. See ( $\Delta t/\Delta V$ ) in Section 6.3.
  - Specified high and low level. See (V<sub>IH</sub> and V<sub>IL</sub>) in Section 6.3.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- · Recommended output conditions:
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### 9.2.3 Application Curves



Figure 9-2. Switching Characteristics Comparison

#### 9.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 6.3. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor and if there are multiple V<sub>CC</sub> terminals then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$  whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled.



#### 9.4.2 Layout Example





### **10 Device and Documentation Support**

#### **10.1 Documentation Support**

#### **10.1.1 Related Documentation**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|------------|----------------|--------------|------------------------|---------------------|------------------------|
| SN74LV164A | Click here     | Click here   | Click here             | Click here          | Click here             |

Table 10.1 Delated Links

#### **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| SN74LV164ABQAR   | ACTIVE        | WQFN         | BQA                | 14   | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LVA164                  | Samples |
| SN74LV164AD      | OBSOLETE      | SOIC         | D                  | 14   |                | TBD             | Call TI                       | Call TI              | -40 to 125   | LV164A                  |         |
| SN74LV164ADBR    | ACTIVE        | SSOP         | DB                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV164A                  | Samples |
| SN74LV164ADGVR   | ACTIVE        | TVSOP        | DGV                | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV164A                  | Samples |
| SN74LV164ADR     | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV164A                  | Samples |
| SN74LV164ANSR    | ACTIVE        | SOP          | NS                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | 74LV164A                | Samples |
| SN74LV164APW     | OBSOLETE      | TSSOP        | PW                 | 14   |                | TBD             | Call TI                       | Call TI              | -40 to 125   | LV164A                  |         |
| SN74LV164APWR    | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU   SN                   | Level-1-260C-UNLIM   | -40 to 125   | LV164A                  | Samples |
| SN74LV164APWRG4  | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV164A                  | Samples |
| SN74LV164APWT    | OBSOLETE      | TSSOP        | PW                 | 14   |                | TBD             | Call TI                       | Call TI              | -40 to 125   | LV164A                  |         |
| SN74LV164ARGYR   | ACTIVE        | VQFN         | RGY                | 14   | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV164A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV164A :

Automotive : SN74LV164A-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

www.ti.com

Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV164ABQAR              | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |
| SN74LV164ADBR               | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV164ADGVR              | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV164ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV164ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV164ANSR               | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV164APWR               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV164APWR               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV164ARGYR              | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

7-Dec-2024



| All dimensions are nominal |              |                 |      |      |             |            |             |
|----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LV164ABQAR             | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74LV164ADBR              | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV164ADGVR             | TVSOP        | DGV             | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV164ADR               | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74LV164ADR               | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74LV164ANSR              | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV164APWR              | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV164APWR              | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV164ARGYR             | VQFN         | RGY             | 14   | 3000 | 360.0       | 360.0      | 36.0        |

## **RGY 14**

## 3.5 x 3.5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RGY0014A**



## **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGY0014A**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



## **RGY0014A**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **D0014A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **BQA 14**

2.5 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **BQA0014A**

## **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## **BQA0014A**

## **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **BQA0014A**

## **EXAMPLE STENCIL DESIGN**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **DB0014A**



# **PACKAGE OUTLINE**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



## DB0014A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DB0014A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# **PW0014A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0014A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0014A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated