







SN65HVD1785, SN65HVD1786, SN65HVD1787 SN65HVD1791, SN65HVD1792, SN65HVD1793 SLLS872J - JANUARY 2008 - REVISED MARCH 2023

## SN65HVD17xx Fault-Protected RS-485 Transceivers With Extended Common-Mode Range

## 1 Features

Texas

INSTRUMENTS

- **Bus-Pin Fault Protection to:** 
  - > ±70 V ('HVD1785, 86, 91, 92)
  - > ±30 V ('HVD1787, 93)
- Common-Mode Voltage Range (-20 V to 25 V) More Than Doubles TIA/EIA 485 Requirement
- **Bus I/O Protection** 
  - ±16 kV JEDEC HBM Protection
- Reduced Unit Load for Up to 256 Nodes
- Failsafe Receiver for Open-Circuit, Short-Circuit and Idle-Bus Conditions
- Low Power Consumption
  - Low Standby Supply Current, 1 µA Typical - I<sub>CC</sub> 5 mA Quiescent During Operation
- Power-Up, Power-Down Glitch-Free Operation

## 2 Applications

Designed for RS-485 and RS-422 Networks

## **3 Description**

These devices are designed to survive overvoltage faults such as direct shorts to power supplies, miswiring faults, connector failures, cable crushes, and tool mis-applications. They are also robust to ESD events, with high levels of protection to human-body model specifications.

These devices combine a differential driver and a differential receiver, which operate from a single power supply. In the 'HVD1785, 'HVD1786, and 'HVD1787, the driver differential outputs and the receiver differential inputs are connected internally to form a bus port suitable for half-duplex (two-wire bus) communication. In the 'HVD1793, the driver differential outputs and the receiver differential inputs are separate pins, to form a bus port suitable for fullduplex (four-wire bus) communication. These ports feature a wide common-mode voltage range, making the devices suitable for multipoint applications over long cable runs. These devices are characterized from -40°C to 105°C.

For similar features with 3.3-V supply operation, see the SN65HVD1781 (SLLS877).

| Device Information |
|--------------------|
|--------------------|

Г

| Device information                          |                        |                   |  |  |  |
|---------------------------------------------|------------------------|-------------------|--|--|--|
| PART NUMBER                                 | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |
| SN65HVD1785,<br>SN65HVD1786,<br>SN65HVD1787 | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |  |
|                                             | PDIP (8)               | 9.81 mm × 6.35 mm |  |  |  |
| SN65HVD1791,<br>SN65HVD1792,<br>SN65HVD1793 | SOIC (14)              | 8.65 mm × 3.91 mm |  |  |  |

(1)For all available packages, see the orderable addendum at the end of the datasheet.



**Example of Bus Short to Power Supply** 





Page

## **Table of Contents**

| 1 Features                                  | 1              |
|---------------------------------------------|----------------|
| 2 Applications                              |                |
| 3 Description                               |                |
| 4 Revision History                          | 2              |
| 5 Product Selection Guide                   | 4              |
| 6 Pin Configuration and Functions           | 4              |
| 7 Specifications                            | 6              |
| 7.1 Absolute Maximum Ratings <sup>(1)</sup> | <mark>6</mark> |
| 7.2 ESD Ratings                             |                |
| 7.3 Recommended Operating Conditions        | 6              |
| 7.4 Thermal Information                     | 7              |
| 7.5 Electrical Characteristics              |                |
| 7.6 Thermal Considerations                  | <mark>8</mark> |
| 7.7 Switching Characteristics               | 9              |
| 7.8 Typical Characteristics                 |                |
| 8 Parameter Measurement Information         |                |
| 9 Detailed Description                      | 15             |
| 9.1 Overview                                |                |
| 9.2 Functional Block Diagram                |                |

| 9.3 Feature Description                               | 15   |
|-------------------------------------------------------|------|
| 9.4 Device Functional Modes                           | 18   |
| 10 Application and Implementation                     |      |
| 10.1 Application Information                          | . 19 |
| 10.2 Typical Application                              |      |
| 11 Power Supply Recommendations                       |      |
| 12 Layout                                             | 22   |
| 12.1 Layout Guidelines                                |      |
| 12.2 Layout Example                                   |      |
| 13 Device and Documentation Support                   | 24   |
| 13.1 Documentation Support                            | . 24 |
| 13.2 Receiving Notification of Documentation Updates. |      |
| 13.3 Support Resources                                |      |
| 13.4 Trademarks                                       |      |
| 13.5 Electrostatic Discharge Caution                  | 24   |
| 13.6 Glossary                                         |      |
| 14 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 24 |
|                                                       |      |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision I (August 2015) to Revision J (March 2023)                                | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |

#### Changes from Revision H (February 2010) to Revision I (August 2015)

 Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

| Changes from Revision G (April 2009) to Revision H (February 2010)                                                                                             | Page                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Deleted 70-V from the data sheet title                                                                                                                         |                                 |
| <ul> <li>Changed first Features Bullet From: Bus-Pin Fault Protection to &gt; ±70 V To: E<br/>±70 V ('HVD1785, 86,91,92), &gt; ±30 V ('HVD1787, 93)</li> </ul> | Bus-Pin Fault Protection to: >  |
| <ul> <li>Changed Voltage range at A and B inputs in the ABS MAX RATINGS table, a<br/>the different devices.</li> </ul>                                         | dding seperate conditions for   |
| • Changed From: Voltage input range, transient pulse, A and B, through 100 $\Omega$ through 100 $\Omega$ per TIA-485                                           | To: Transient overvoltage pulse |
| Added the 70-V Fault-Protection section                                                                                                                        |                                 |
| Changes from Revision F (November 2008) to Revision G (April 2009)                                                                                             | Page                            |
| • Added $I_{OH}$ = -400 µA conditions and values to the Receiver high-level output                                                                             | voltage7                        |
| Added Receiver enabled V <sub>CM</sub> > V <sub>CC</sub>                                                                                                       | 9                               |
| Added Receiver Failsafe information                                                                                                                            |                                 |
| Changed the <i>Receiver Failsafe</i> section                                                                                                                   |                                 |
| Changes from Revision E (July 2008) to Revision F (November 2008)                                                                                              | Page                            |

Added to Title: With Extended Common-Mode Range.....1



#### SN65HVD1785, SN65HVD1786, SN65HVD1787 SN65HVD1791, SN65HVD1792, SN65HVD1793 SLLS872J – JANUARY 2008 – REVISED MARCH 2023

| 10                   |
|----------------------|
| Page                 |
|                      |
| Page                 |
|                      |
| Page                 |
| s max6               |
| Page                 |
| tage7<br>μΑ Το 5 μΑ7 |
| Page                 |
| upply Current, 1<br> |
|                      |

Submit Document Feedback 3



## **5 Product Selection Guide**

| PART NUMBER | DUPLEX | SIGNALING RATE | NODES     | CABLE LENGTH |
|-------------|--------|----------------|-----------|--------------|
| SN65HVD1785 | Half   | 115 kbps       | Up to 256 | 1500 m       |
| SN65HVD1786 | Half   | 1 Mbps         | Up to 256 | 150 m        |
| SN65HVD1787 | Half   | 10 Mbps        | Up to 64  | 50 m         |
| SN65HVD1791 | Full   | 115 kbps       | Up to 256 | 1500 m       |
| SN65HVD1792 | Full   | 1 Mbps         | Up to 256 | 150 m        |
| SN65HVD1793 | Full   | 10 Mbps        | Up to 64  | 50 m         |

## **6** Pin Configuration and Functions



### Figure 6-1. D or P Package 8-Pin SOIC or PDIP SN65HVD1785, 1786, 1787 (Top View)

#### Pin Functions (SN65HVD1785, SN65HVD1786, SN65HVD1787)

| PIN             |     | TYPE                   | DESCRIPTION                                          |  |  |
|-----------------|-----|------------------------|------------------------------------------------------|--|--|
| NAME            | NO. |                        | DESCRIPTION                                          |  |  |
| A               | 6   | Bus input/<br>output   | Driver output or receiver input (complementary to B) |  |  |
| В               | 7   | Bus input/<br>output   | iver output or receiver input (complementary to A)   |  |  |
| D               | 4   | Digital input          | Driver data input                                    |  |  |
| DE              | 3   | Digital input          | Driver enable, active high                           |  |  |
| GND             | 5   | Reference<br>potential | Local device ground                                  |  |  |
| R               | 1   | Digital output         | Receive data output                                  |  |  |
| RE              | 2   | Digital input          | Receiver enable, active low                          |  |  |
| V <sub>CC</sub> | 8   | Supply                 | 4.5-V-to-5.5-V supply                                |  |  |



| NC 🞞  | 1 | 14 |                   |
|-------|---|----|-------------------|
| R 🞞   | 2 | 13 | ⊥ v <sub>cc</sub> |
| RE 🞞  | 3 | 12 | Ш А               |
| DE 🖂  | 4 | 11 | 🞞 В               |
| D 🞞   | 5 | 10 | ⊐⊐ z              |
| GND 🞞 | 6 | 9  | ΞY                |
| GND 🞞 | 7 | 8  | ⊐ мс              |

NC - No internal connection

Pins 6 and 7 are connected together internally.

Pins 13 and 14 are connected together internally.

#### Figure 6-2. D Package 14-Pin SOIC SN65VD1791, 1792, 1793 (Top View)

#### Pin Functions (SN65HVD1791, SN65HVD1792, SN65HVD1793)

| PIN             |        | ТҮРЕ                   | DESCRIPTION                         |  |  |
|-----------------|--------|------------------------|-------------------------------------|--|--|
| NAME            | NO.    |                        | DESCRIPTION                         |  |  |
| A               | 12     | Bus input              | Receiver input (complementary to B) |  |  |
| В               | 11     | Bus input              | Receiver input (complementary to A) |  |  |
| Y               | 9      | Bus output             | Driver output (complementary to Z)  |  |  |
| Z               | 10     | Bus output             | Driver output (complementary to Y)  |  |  |
| D               | 5      | Digital input          | Driver data input                   |  |  |
| DE              | 4      | Digital input          | Driver enable, active high          |  |  |
| GND             | 6, 7   | Reference<br>potential | ocal device ground                  |  |  |
| R               | 2      | Digital output         | Receive data output                 |  |  |
| RE              | 3      | Digital input          | Receiver enable, active low         |  |  |
| V <sub>CC</sub> | 13, 14 | Supply                 | 4.5-V to 5.5-V supply               |  |  |
| NC              | 1, 8   | No connect             | No connect; should be left floating |  |  |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback 5



## 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                  |                                                                                                |                          |           | MIN  | MAX                   | UNIT |
|------------------|------------------------------------------------------------------------------------------------|--------------------------|-----------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                                                                 |                          |           | -0.5 | 7                     | V    |
|                  | Voltage at bus pins                                                                            | 'HVD1785, 86, 91, 92, 93 | A, B pins | -70  | 70                    | V    |
|                  |                                                                                                | 'HVD1787                 | A, B pins | -70  | 30                    | V    |
|                  |                                                                                                | 'HVD1793                 | Y, Z pins | -70  | 30                    | V    |
|                  | Input voltage at any logic pin<br>Transient overvoltage pulse through 100 $\Omega$ per TIA-485 |                          |           |      | V <sub>CC</sub> + 0.3 | V    |
|                  |                                                                                                |                          |           |      | 100                   | V    |
|                  | Receiver output current                                                                        |                          |           | -24  | 24                    | mA   |
| TJ               | Junction temperature                                                                           |                          |           |      | 170                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                                            |                          |           |      | 160                   | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                            |                                                                     |                       | VALUE  | UNIT |
|--------------------|----------------------------|---------------------------------------------------------------------|-----------------------|--------|------|
|                    |                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> , | Bus terminals and GND | ±16000 |      |
|                    |                            | JEDEC Standard 22, Test Method A114                                 | All pins              | ±4000  |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | ····· 9·······························                              |                       | ±2000  | v    |
|                    |                            |                                                                     |                       | ±400   |      |
|                    |                            | IEC 60749-26 ESD (human-body model)                                 | Bus terminals and GND | ±16000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

|                   |                   |                                                             | MIN | NOM | MAX             | UNIT |
|-------------------|-------------------|-------------------------------------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>   | Supply voltage    |                                                             | 4.5 | 5   | 5.5             | V    |
| VI                | Input voltage at  | any bus terminal (separately or common mode) <sup>(1)</sup> | -20 |     | 25              | V    |
| V <sub>IH</sub>   | High-level input  | voltage (driver, driver enable, and receiver enable inputs) | 2   |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>   | Low-level input   | voltage (driver, driver enable, and receiver enable inputs) | 0   |     | 0.8             | V    |
| V <sub>ID</sub>   | Differential inpu | it voltage                                                  | -25 |     | 25              | V    |
|                   | Output current,   | driver                                                      | -60 |     | 60              | mA   |
| I <sub>O</sub>    | Output current,   | -8                                                          |     | 8   | mA              |      |
| RL                | Differential load | resistance                                                  | 54  | 60  |                 | Ω    |
| CL                | Differential load | l capacitance                                               |     | 50  |                 | pF   |
|                   |                   | HVD1785, HVD1791                                            |     |     | 115             | kbps |
| 1/t <sub>UI</sub> | Signaling rate    | HVD1786, HVD1792                                            |     |     | 1               | Mhaa |
|                   |                   | HVD1787, HVD1793                                            |     |     | 10              | Mbps |
| T <sub>A</sub>    | Operating free-   | -40                                                         |     | 105 | °C              |      |
| TJ                | Junction tempe    | -40                                                         |     | 150 | °C              |      |

(1) By convention, the least positive (most negative) limit is designated as minimum in this data sheet.



### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup>                                |                                           |          | , SN65HVD1786,<br>VD1787 | SN65HVD1791,<br>SN65HVD1792,<br>SN65HVD1793 | UNIT |
|--------------------------------------------------------------|-------------------------------------------|----------|--------------------------|---------------------------------------------|------|
|                                                              |                                           | D (SOIC) | P (PDIP)                 | D (SOIC)                                    |      |
|                                                              |                                           | 8 PINS   | 8 PINS                   | 14 PINS                                     |      |
| R <sub>θJA</sub>                                             | Junction-to-ambient thermal resistance    | 138      | 59                       | 95                                          | °C/W |
| R <sub>0JA (low-K)</sub>                                     | Junction-to-case (top) thermal resistance | 242      | 128                      | 168                                         | °C/W |
| R <sub>0JC(top)</sub>                                        | Junction-to-board thermal resistance      | 61       | 61                       | 44                                          | °C/W |
| R <sub>0JB</sub> Junction-to-top characterization parameter  |                                           | 62       | 39                       | 40                                          | °C/W |
| ψ <sub>JT</sub> Junction-to-board characterization parameter |                                           | 3.4      | 17.6                     | 8.2                                         | °C/W |
| ψ <sub>JB</sub> Junction-to-case (bottom) thermal resistance |                                           | 33.4     | 28.3                     | 25                                          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                                          | TEST CONDITIONS                                                           |                                       | MIN                   | TYP                   | MAX                      | UNIT |    |    |
|---------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|-----------------------|-----------------------|--------------------------|------|----|----|
| V <sub>od</sub>     | Driver differential output voltage magnitude                                                       | RS-485 with common-<br>mode load, $V_{CC}$ ><br>4.75 V,<br>see Figure 8-1 | $T_A \le 85^\circ$ $T_A \le 10^\circ$ |                       | 1.5<br>1.4            |                          |      | V  |    |
|                     |                                                                                                    | $R_L = 54 \Omega, 4.75 V \le V_0$                                         | <sub>CC</sub> ≤ 5.25                  | V                     | 1.5                   | 2                        |      |    |    |
|                     |                                                                                                    | R <sub>L</sub> = 100 Ω, 4.75 V ≤ \                                        | / <sub>CC</sub> ≤ 5.2                 | 5 V                   | 2                     | 2.5                      |      |    |    |
| Δ V <sub>OD</sub>   | Change in magnitude of driver differential output voltage                                          | R <sub>L</sub> = 54 Ω                                                     |                                       |                       | -0.2                  | 0                        | 0.2  | V  |    |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                                            |                                                                           |                                       |                       | 1                     | V <sub>CC</sub> /2       | 3    | V  |    |
| ΔV <sub>OC</sub>    | Change in differential driver output common-<br>mode voltage                                       |                                                                           |                                       |                       | -100                  | 0                        | 100  | mV |    |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage                                                     | Center of two 27-Ω loa<br>see Figure 8-2                                  | d resisto                             | ̈́S,                  |                       | 500                      |      | mV |    |
| C <sub>OD</sub>     | Differential output capacitance                                                                    |                                                                           |                                       |                       |                       | 23                       |      | pF |    |
| V <sub>IT+</sub>    | Positive-going receiver differential input voltage threshold                                       |                                                                           |                                       |                       |                       | -100                     | -10  | mV |    |
| V <sub>IT-</sub>    | Negative-going receiver differential input voltage threshold                                       | V <sub>CM</sub> = –20 V to 25 V                                           |                                       |                       | -200                  | -150                     |      | mV |    |
| V <sub>HYS</sub>    | Receiver differential input voltage threshold<br>hysteresis (V <sub>IT+</sub> – V <sub>IT–</sub> ) |                                                                           |                                       |                       | 30                    | 50                       |      | mV |    |
| V <sub>OH</sub>     | Receiver high-level output voltage                                                                 | I <sub>OH</sub> = –8 mA                                                   |                                       |                       | 2.4                   | V <sub>CC</sub> –<br>0.3 |      | V  |    |
|                     |                                                                                                    | I <sub>OH</sub> = -400 μA                                                 |                                       |                       | 4                     |                          |      |    |    |
| V <sub>OL</sub>     | Receiver low-level output voltage                                                                  | I <sub>OI</sub> = 8 mA                                                    | T <sub>A</sub> ≤ 85°                  | С                     |                       | 0.2                      | 0.4  | V  |    |
| VOL                 | Teceiver low-level output voltage                                                                  |                                                                           | T <sub>A</sub> ≤ 105                  | 5°C                   |                       | 0.2                      | 0.5  | v  |    |
| lı                  | Driver input, driver enable, and receiver enable input current                                     |                                                                           |                                       | -100                  |                       | 100                      | μA   |    |    |
| l <sub>oz</sub>     | Receiver output high-impedance current                                                             | $V_0 = 0 V \text{ or } V_{CC}, \overline{RE} \text{ at } V_{CC}$          |                                       | -1                    |                       | 1                        | μA   |    |    |
| l <sub>os</sub>     | Driver short-circuit output current                                                                |                                                                           |                                       |                       | -250                  |                          | 250  | mA |    |
|                     |                                                                                                    |                                                                           | 85, 86,                               | V <sub>I</sub> = 12 V |                       | 75                       | 125  |    |    |
| I <sub>I</sub>      | Bus input current (disabled driver)                                                                | V <sub>CC</sub> = 4.5 to 5.5 V or                                         | 91, 92                                | 91, 92                | V <sub>I</sub> = -7 V | -100                     | -40  |    | μA |
| "                   |                                                                                                    | V <sub>CC</sub> = 0 V, DE at 0 V<br>87, 93                                |                                       | V <sub>I</sub> = 12 V |                       |                          | 500  | μл |    |
|                     |                                                                                                    |                                                                           |                                       | V <sub>I</sub> = -7 V | -400                  |                          |      |    |    |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback 7



### 7.5 Electrical Characteristics (continued)

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                            | TEST CO                                                            | NDITIONS                                            | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
|                 |                                      | Driver and receiver<br>enabled                                     | DE = V <sub>CC</sub> ,<br>RE = GND,<br>no load      |     | 4   | 6   |      |
|                 | Driver enabled,<br>receiver disabled | $\begin{array}{l} DE=V_{CC},\\ RE=V_{CC},\\ no \ load \end{array}$ |                                                     | 3   | 5   | mA  |      |
| I <sub>CC</sub> | Supply current (quiescent)           | Driver disabled,<br>receiver enabled                               | DE = GND,<br>RE = GND,<br>no load                   |     | 2   | 4   |      |
|                 |                                      | Driver and receiver disabled                                       | DE = GND,<br>D = open<br>RE = $V_{CC}$ ,<br>no load |     | 0.5 | 5   | μA   |
|                 | Supply current (dynamic)             | See Section 7.8                                                    | 1                                                   |     |     |     |      |

#### 7.6 Thermal Considerations

| PARAMETER |                     | ER                 | TEST CONDITIONS                                                                                                                                                               | VALUE | UNIT |
|-----------|---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
|           | 85                  | 85, 91             | $V_{CC}$ = 5.5 V, $T_J$ = 150°C, $R_L$ = 300 $\Omega$ , $C_L$ = 50 pF (driver),<br>$C_L$ = 15 pF (receiver) 5-V supply, unterminated <sup>(1)</sup>                           | 290   |      |
|           |                     | 85, 91             |                                                                                                                                                                               |       |      |
|           |                     | 86                 | $V_{CC} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, R_L = 100 \Omega, C_L = 50 \text{ pF (driver)}, C_L = 15 \text{ pF (receiver)} 5-V \text{ supply, RS-422 load}^{(1)}$     | 320   |      |
| PD        | Power dissipation   | 87                 |                                                                                                                                                                               |       | mW   |
|           |                     | 85, 91             |                                                                                                                                                                               |       |      |
|           |                     | 86                 | $V_{CC} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, R_L = 54 \Omega, C_L = 50 \text{ pF} (driver),$<br>$C_L = 15 \text{ pF} (receiver) 5-V \text{ supply, RS-485 load}^{(1)}$ | 400   |      |
|           | 87                  |                    |                                                                                                                                                                               |       |      |
| $T_{SD}$  | Thermal-shutdown ju | nction temperature |                                                                                                                                                                               | 170   | °C   |

(1) Driver and receiver enabled, 50% duty cycle square-wave signal at signaling rate: HVD1785, 1791 at 115 kbps, HVD1786 at 1 Mbps, HVD1787 at 10 Mbps)



## 7.7 Switching Characteristics

over recommended operating conditions (unless otherwise noted)

| PARAMETER                                 |                                                                                | TEST CO                                      | TEST CONDITIONS                                |     | TYP | MAX | UNIT |
|-------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| DRIVER (HVD                               | 1785 AND HVD1791)                                                              |                                              |                                                |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>           | Driver differential output rise/fall time                                      |                                              |                                                | 0.4 | 1.7 | 2.6 | μs   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Driver propagation delay                                                       |                                              | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 pF, |     |     | 2   | μs   |
| t <sub>SK(P)</sub>                        | Driver differential output pulse skew,<br> t <sub>PHL</sub> – t <sub>PLH</sub> | see Figure 8-3                               |                                                |     | 20  | 250 | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>       | Driver disable time                                                            |                                              |                                                |     | 0.1 | 5   | μs   |
|                                           | Driver enable time                                                             | Receiver enabled                             | See Figure 8-4<br>and Figure 8-5               |     | 0.2 | 3   |      |
| t <sub>PZH</sub> , t <sub>PZL</sub>       |                                                                                | Receiver disabled                            |                                                |     | 3   | 12  | μs   |
| DRIVER (HVD                               | 1786 AND HVD1792)                                                              |                                              | ·                                              | -   |     | •   |      |
| t <sub>r</sub> , t <sub>f</sub>           | Driver differential output rise/fall time                                      |                                              |                                                | 50  |     | 300 | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Driver propagation delay                                                       | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 β | oF,                                            |     |     | 200 | ns   |
| t <sub>SK(P)</sub>                        | Driver differential output pulse skew, $ t_{PHL} - t_{PLH} $                   | see Figure 8-3                               |                                                |     |     | 25  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>       | Driver disable time                                                            |                                              |                                                |     |     | 3   | μs   |
|                                           |                                                                                | Receiver enabled                             | See Figure 8-4<br>and Figure 8-5               |     |     | 300 | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>       | I, t <sub>PZL</sub> Driver enable time F                                       | Receiver disabled                            |                                                |     |     | 10  | μs   |
|                                           |                                                                                | Receiver enabled                             | $V_{CM} > V_{CC}$                              |     | 500 |     | ns   |
| DRIVER (HVD                               | 1787 AND HVD1793)                                                              |                                              |                                                |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>           | Driver differential output rise/fall time                                      |                                              |                                                | 3   |     | 30  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Driver propagation delay                                                       | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 β | oF,                                            |     |     | 50  | ns   |
| t <sub>SK(P)</sub>                        | Driver differential output pulse skew,<br> t <sub>PHL</sub> – t <sub>PLH</sub> | see Figure 8-3                               |                                                |     |     | 10  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>       | Driver disable time                                                            |                                              |                                                |     |     | 3   | μs   |
|                                           |                                                                                | Receiver enabled                             | See Figure 8-4<br>and Figure 8-5               |     |     | 300 | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>       | Driver enable time                                                             | Receiver disabled                            |                                                |     |     | 9   | μs   |
|                                           |                                                                                | Receiver enabled                             | $V_{CM} > V_{CC}$                              |     | 500 |     | ns   |
| RECEIVER (A                               | LL DEVICES UNLESS OTHERWISE NOT                                                | ED)                                          |                                                |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>           | Receiver output rise/fall time                                                 |                                              |                                                |     | 4   | 15  | ns   |
| tou tou                                   | Receiver propagation delay time                                                | 0 - 45 - 5                                   | 85, 86, 91, 92                                 |     | 100 | 200 | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Receiver propagation delay time                                                | C <sub>L</sub> = 15 pF,<br>see Figure 8-6    | 87, 93                                         |     |     | 70  | 113  |
| town                                      | Receiver output pulse skew,                                                    | <b>3</b>                                     | 85, 86, 91, 92                                 |     | 6   | 20  | ns   |
| t <sub>SK(P)</sub>                        | t <sub>PHL</sub> — t <sub>PLH</sub>                                            |                                              | 87, 93                                         |     |     | 5   |      |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>       | Receiver disable time                                                          | Driver enabled, see                          | Figure 8-7                                     |     | 15  | 100 | ns   |
| t <sub>PZL(1)</sub> , t <sub>PZH(1)</sub> | Receiver enable time                                                           | Driver enabled, see                          | Driver enabled, see Figure 8-7                 |     | 80  | 300 | ns   |
| t <sub>PZL(2</sub> ), t <sub>PZH(2)</sub> |                                                                                | Driver disabled, see                         | Driver disabled, see Figure 8-8                |     | 3   | 9   | μs   |



### 7.8 Typical Characteristics





### 8 Parameter Measurement Information

Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 nsec, output impedance 50 Ω.







#### Figure 8-2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load







D at 3 V to test non-inverting output, D at 0 V to test inverting output.



Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback 11

Product Folder Links: SN65HVD1785 SN65HVD1786 SN65HVD1787 SN65HVD1791 SN65HVD1792 SN65HVD1793





D at 0 V to test non-inverting output, D at 3 V to test inverting output.

#### Figure 8-5. Measurement of Driver Enable and Disable Times With Active-Low Output and Pullup Load



Figure 8-6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays





Figure 8-7. Measurement of Receiver Enable/Disable Times With Driver Enabled

#### SN65HVD1785, SN65HVD1786, SN65HVD1787 SN65HVD1791, SN65HVD1792, SN65HVD1793 SLLS872J – JANUARY 2008 – REVISED MARCH 2023





Figure 8-8. Measurement of Receiver Enable Times With Driver Disabled

14 Submit Document Feedback



## 9 Detailed Description

#### 9.1 Overview

The SN65HVD17xx family of RS-485 transceivers are designed to operate up to 115 kbps (HVD1785 and HVD1791), 1 Mbps (HVD1786 and HVD1792), or 10 Mbps (HVD1787 or HVD1793) and to withstand DC overvoltage faults on the bus interface pins. This helps to protect the devices against damages resulting from direct shorts to power supplies, cable mis-wirings, connector failures, or other common faults.

The SN65HVD178x devices are half-duplex, and thus have the transmitter and receiver bus interfaces connected together internally. The SN65HVD179x family leaves these two interfaces separate, allowing for full-duplex communication. The low receiver loading allows for up to 256 nodes to share a common RS-485 bus. The devices feature a wide common-mode range as well as fail-safe receivers, which ensure a stable logic-level output during bus open, short, or idle conditions.

#### 9.2 Functional Block Diagram



Figure 9-1. Half-Duplex Transceiver



Figure 9-2. Full Duplex Transceiver

### 9.3 Feature Description

#### 9.3.1 Hot-Plugging

These devices are designed to operate in hot swap or hot pluggable applications. Key features for hot-pluggable applications are power-up, power-down glitch free operation, default disabled input/output pins, and receiver failsafe. As shown in Figure 7-1, an internal Power-On Reset circuit keeps the driver outputs in a high-impedance state until the supply voltage has reached a level at which the device will reliably operate. This ensures that no spurious transitions (glitches) will occur on the bus pin outputs as the power supply turns on or turns off.

As shown in Section 9.4, the ENABLE inputs have the feature of default disable on both the driver enable and receiver enable. This ensures that the device will neither drive the bus nor report data on the R pin until the associated controller actively drives the enable pins.



#### 9.3.2 Receiver Failsafe

The differential receiver is *failsafe* to invalid bus states caused by:

- open bus conditions such as a disconnected connector,
- shorted bus conditions such as cable damage shorting the twisted-pair together,
- or idle bus conditions that occur when no driver on the bus is actively driving.

In any of these cases, the differential receiver outputs a failsafe logic High state, so that the output of the receiver is not indeterminate.

In the HVD17xx family of RS-485 devices, receiver failsafe is accomplished by offsetting the receiver thresholds so that the "input indeterminate" range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input V<sub>ID</sub> is more positive than 200 mV, and must output a Low when the V<sub>ID</sub> is more negative than -200 mV. The HVD17xx receiver parameters which determine the failsafe performance are V<sub>IT+</sub> and V<sub>IT-</sub> and V<sub>HYS</sub>. In the *Electrical Characteristics* table, V<sub>IT-</sub> has a typical value of –150 mV and a minimum (most negative) value of -200 mV, so differential signals more negative than -200 mV will always cause a Low receiver output. Similarly, differential signals more positive than 200 mV will always cause a High receiver output, because the typical value of V<sub>IT+</sub> is -100mV, and V<sub>IT+</sub> is never more positive than -10 mV under any conditions of temperature, supply voltage, or common-mode offset.

When the differential input signal is close to zero, it will still be above the  $V_{IT+}$  threshold, and the receiver output will be High. Only when the differential input is more negative than  $V_{IT-}$  will the receiver output transition to a Low state. So, the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value  $V_{HYS}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ) as well as the value of  $V_{IT+}$ .

For the HVD17xx devices, the typical noise immunity is typically about 150 mV, which is the negative noise level needed to exceed the  $V_{IT-}$  threshold ( $V_{IT-}$  TYP = -150 mV). In the worst case, the failsafe noise immunity is never less than 40 mV, which is set by the maximum positive threshold ( $V_{IT+}$  MAX = -10 mV) plus the minimum hysteresis voltage ( $V_{HYS}$  MIN = 30 mV).

#### 9.3.3 70-V Fault-Protection

The SN65HVD17xx family of RS-485 devices is designed to survive bus pin faults up to  $\pm$ 70V. The devices designed for fast signaling rate (10 Mbps) will not survive a bus pin fault with a direct short to voltages above 30V when:

- 1. the device is powered on AND
- 2a. the driver is enabled (DE=HIGH) AND D=HIGH AND the bus fault is applied to the A pin OR
- 2b. the driver is enabled (DE=HIGH) AND D=LOW AND the bus fault is applied to the B pin

Under other conditions, the device will survive shorts to bus pin faults up to 70V. Table 9-1 summarizes the conditions under which the device may be damaged, and the conditions under which the device will not be damaged.



| Table 9-1. Device Conditions |    |   |                             |                             |                  |  |  |  |  |
|------------------------------|----|---|-----------------------------|-----------------------------|------------------|--|--|--|--|
| POWER                        | DE | D | Α                           | В                           | RESULTS          |  |  |  |  |
| OFF                          | Х  | Х | -70V < V <sub>A</sub> < 70V | -70V < V <sub>B</sub> < 70V | Device survives  |  |  |  |  |
| ON                           | LO | Х | -70V < V <sub>A</sub> < 70V | -70V < V <sub>B</sub> < 70V | Device survives  |  |  |  |  |
| ON                           | н  | L | -70V < V <sub>A</sub> < 70V | -70V < V <sub>B</sub> < 30V | Device survives  |  |  |  |  |
| ON                           | н  | L | -70V < V <sub>A</sub> < 70V | 30V < V <sub>B</sub>        | Damage may occur |  |  |  |  |
| ON                           | н  | Н | -70V < V <sub>A</sub> < 30V | -70V < V <sub>B</sub> < 30V | Device survives  |  |  |  |  |
| ON                           | н  | Н | 30V < V <sub>A</sub>        | -70V < V <sub>B</sub> < 30V | Damage may occur |  |  |  |  |

#### 9.3.4 Additional Options

The SN65HVD17xx family also has options for J1708 applications, for always-enabled full-duplex versions (industry-standard SN65LBC179 footprint) and for inverting-polarity versions, which allow users to correct a reversal of the bus wires without re-wiring. Contact your local Texas Instruments representative for information on these options.

#### Table 9-2. SN65HVD17xx Options for J1708 Applications

| PART NUMBER                               |      | SN65HVD17xx |      |  |  |  |
|-------------------------------------------|------|-------------|------|--|--|--|
| FOOTPRINT/FUNCTION                        | SLOW | MEDIUM      | FAST |  |  |  |
| Half-duplex (176 pinout)                  | 85   | 86          | 87   |  |  |  |
| Full-duplex no enables (179 pinout)       | 88   | 89          | 90   |  |  |  |
| Full-duplex with enables (180 pinout)     | 91   | 92          | 93   |  |  |  |
| Half-duplex with cable invert             | 94   | 95          | 96   |  |  |  |
| Full-duplex with cable invert and enables | 97   | 98          | 99   |  |  |  |
| J1708                                     | 08   | 09          | 10   |  |  |  |



#### Figure 9-3. SN65HVD1708E Transceiver for J1708 Applications











## Figure 9-5. SN65HVD17xx Options With Inverting Feature to Correct for Miswired Cables

#### 9.4 Device Functional Modes

| Table 9 | -3. Driver | Function | Table |
|---------|------------|----------|-------|
|---------|------------|----------|-------|

| INPUT | ENABLE | OUTPUTS |   |                                    |
|-------|--------|---------|---|------------------------------------|
| D     | DE     | Α       | В |                                    |
| Н     | Н      | Н       | L | Actively drive bus high            |
| L     | Н      | L       | Н | Actively drive bus low             |
| Х     | L      | Z       | Z | Driver disabled                    |
| Х     | OPEN   | Z       | Z | Driver disabled by default         |
| OPEN  | Н      | Н       | L | Actively drive bus high by default |

#### Table 9-4. Receiver Function Table

| DIFFERENTIAL INPUT                 | ENABLE | OUTPUT |                              |
|------------------------------------|--------|--------|------------------------------|
| $V_{ID} = V_A - V_B$               | RE     | R      |                              |
| V <sub>IT+</sub> < V <sub>ID</sub> | L      | н      | Receive valid bus high       |
| $V_{IT-} < V_{ID} < V_{IT+}$       | L      | ?      | Indeterminate bus state      |
| V <sub>ID</sub> < V <sub>IT-</sub> | L      | L      | Receive valid bus low        |
| Х                                  | Н      | Z      | Receiver disabled            |
| Х                                  | OPEN   | Z      | Receiver disabled by default |
| Open-circuit bus                   | L      | н      | Fail-safe high output        |
| Short-circuit bus                  | L      | н      | Fail-safe high output        |
| Idle (terminated) bus              | L      | н      | Fail-safe high output        |



## **10 Application and Implementation**

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1 Application Information**

The SN65HVD17xx family consists of both half-duplex and full-duplex transceivers that can be used for asynchronous data communication. Half-duplex implementations require one signaling pair (two wires), while full-duplex implementations require two signaling pairs (four wires). The driver and receiver enable pins of the SN65HVD17xx family allow for control over the direction of data flow. Since it is common for multiple transceivers to share a common communications bus, care should be taken at the system level to ensure that only one driver is enabled at a time. This avoids bus contention, a fault condition in which multiple drivers attempt to send data at the same time.

#### **10.2 Typical Application**

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 10-1. Typical RS-485 Network With Half-duplex Transceivers



Figure 10-2. Typical RS-485 Network With Full-duplex Transceivers



#### 10.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 10.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 10-3. Cable Length vs Data Rate Characteristic

Even higher data rates are achievable (for example, 10 Mbps for the SN65HVD1787 and SN65HVD1793) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data.

#### 10.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

$$L_{stub} \le 0.1 \times t_r \times v \times c$$

#### where

- t<sub>r</sub> is the 10/90 rise time of the driver
- c is the speed of light  $(3 \times 10^8 \text{ m/s})$
- v is the signal velocity of the cable or trace as a factor of c

#### 10.2.1.3 Receiver Failsafe

The differential receiver of the SN75HVD17xx family is *failsafe* to invalid bus states caused by:

- · Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- · Idle bus conditions that occur when no driver on the bus is actively driving

n any of these cases, the differential receiver will output a failsafe logic high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the "input indeterminate" range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than +200 mV, and must output a low

(1)



when VID is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT(+)}$  and  $V_{IT(-)}$ . As shown in the Electrical Characteristics table, differential signals more negative than -200 mV will always cause a low receiver output, and differential signals more positive than +200 mV will always cause a high receiver output.

When the differential input signal is close to zero, it is still above the maximum  $V_{IT(+)}$  threshold of -10 mV, and the receiver output will be high.

#### 10.2.2 Detailed Design Procedure

Although the SN65HVD17xx family is internally protected against human-body-model ESD strikes up to 16 kV, additional protection against higher-energy transients can be provided at the application level by implementing external protection devices.

#### **10.2.3 Application Curve**



Figure 10-4. SN65HVD1785 Differential Output at 115 kbps

### **11 Power Supply Recommendations**

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100-nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback 21

Product Folder Links: SN65HVD1785 SN65HVD1786 SN65HVD1787 SN65HVD1791 SN65HVD1792 SN65HVD1793



## 12 Layout

## **12.1 Layout Guidelines**

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100-nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from entering the board.
- 2. Use V<sub>CC</sub> and ground planes to provide low-inductance power distribution. Note that high-frequency currents tend to follow the path of least inductance and not the path of least resistance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF-to-220-nF bypass capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART, or controller ICs on the board.
- 5. Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- 6. Use  $1-k\Omega$ -to-10-k $\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- 7. Insert series pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.



## 12.2 Layout Example

Figure 12-1. Layout Example (Half-Duplex Transceiver)





Figure 12-2. Layout Example (Full-Duplex Transceiver)

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback 23



## 13 Device and Documentation Support

### **13.1 Documentation Support**

For related documentation see the following:

SN65HVD1781, Fault-Protected RS-485 Transceivers With 3.3-V to 5-V Operation, (SLLS877)

### **13.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **13.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65HVD1785D     | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1785                  | Samples |
| SN65HVD1785DG4   | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1785                  | Samples |
| SN65HVD1785DR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1785                  | Samples |
| SN65HVD1785DRG4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1785                  | Samples |
| SN65HVD1785P     | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 105   | 65HVD1785               | Samples |
| SN65HVD1786D     | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1786                  | Samples |
| SN65HVD1786DR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1786                  | Samples |
| SN65HVD1786DRG4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1786                  | Samples |
| SN65HVD1786P     | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 105   | 65HVD1786               | Samples |
| SN65HVD1787D     | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1787                  | Samples |
| SN65HVD1787DR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1787                  | Samples |
| SN65HVD1791D     | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1791                  | Samples |
| SN65HVD1791DG4   | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1791                  | Samples |
| SN65HVD1791DR    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1791                  | Samples |
| SN65HVD1792D     | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1792                  | Samples |
| SN65HVD1792DR    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1792                  | Samples |
| SN65HVD1793D     | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1793                  | Samples |
| SN65HVD1793DR    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 105   | VP1793                  | Samples |

(1) The marketing status values are defined as follows:
 ACTIVE: Product device recommended for new designs.
 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD1792 :

• Enhanced Product : SN65HVD1792-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | h               |                    |    |      |                          |                          |            |            |            |            |           | t.               |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65HVD1785DR               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD1786DR               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD1787DR               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD1791DR               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65HVD1792DR               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65HVD1793DR               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Mar-2023



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD1785DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD1786DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD1787DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD1791DR | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD1792DR | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD1793DR | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

3-Mar-2023

## TUBE



## - B - Alignment groove width

| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD1785D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1785DG4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1785P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN65HVD1786D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1786P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN65HVD1787D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1791D   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1791DG4 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1792D   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD1793D   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# **D0014A**



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



## D0014A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated