









SN54ACT245, SN74ACT245

SCAS452H - SEPTEMBER 1994 - REVISED APRIL 2024

# **SNx4ACT245 Octal Bus Transceivers With 3-State Outputs**

### 1 Features

- V<sub>CC</sub> operation of 4.5V to 5.5V
- Inputs accept voltages to 5.5V
- Max t<sub>pd</sub> of 8ns at 5V
- Inputs are TTL-voltage compatible

# 2 Applications

- Pro Audio
- Video and Signage
- **Appliances**
- **Factory Automation and Control**

# 3 Description

The 'AC245 octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3)     |
|-------------|------------------------|-----------------|------------------|
|             | DB (SSOP, 20)          | 7.2mm × 7.8mm   | 7.2mm × 5.3mm    |
|             | DGS (VSSOP, 20)        | 5.1mm × 4.9mm   | 5.1mm × 3mm      |
|             | DW (SOIC, 20)          | 12.8mm × 10.3mm | 12.8mm × 7.5mm   |
| SNx4ACT245  | N (PDIP, 20)           | 24.33mm × 9.4mm | 24.33mm × 6.35mm |
|             | NS (SO, 20)            | 12.6mm × 7.8mm  | 12.6mm × 5.3mm   |
|             | PW (TSSOP, 20)         | 6.5mm × 6.4mm   | 6.5mm × 4.4mm    |
|             | RKS (VQFN, 20)         | 4.5mm × 2.5mm   | 4.5mm × 2.5mm    |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



To Seven Other Channels **Logic Diagram (Positive Logic)** 



# **Table of Contents**

| 1 Features                           | 7.3 Feature Description                               |
|--------------------------------------|-------------------------------------------------------|
| 2 Applications                       |                                                       |
| 3 Description                        |                                                       |
| 4 Pin Configuration and Functions    |                                                       |
| 5 Specifications                     | 8.2 Typical Application10                             |
| 5.1 Absolute Maximum Ratings         | 8.3 Power Supply Recommendations11                    |
| 5.2 ESD Ratings                      |                                                       |
| 5.3 Recommended Operating Conditions | 9 Device and Documentation Support12                  |
| 5.4 Thermal Information              | 9.1 Documentation Support12                           |
| 5.5 Electrical Characteristics       | 9.2 Receiving Notification of Documentation Updates12 |
| 5.6 Switching Characteristics        | 9.3 Support Resources12                               |
| 5.7 Operating Characteristics        |                                                       |
| 5.8 Typical Characteristics          |                                                       |
| 6 Parameter Measurement Information  | 9.6 Glossary12                                        |
| 7 Detailed Description               | 9 10 Revision History13                               |
| 7.1 Overview                         |                                                       |
| 7.2 Functional Block Diagram         |                                                       |
| -                                    |                                                       |



# **4 Pin Configuration and Functions**





Figure 4-1. SN54ACT245 J or W Package; SN74ACT245 DB, DGS, DW, N, NS, or PW Package Top View

Figure 4-2. SN54ACT245 FK Package Top View



Figure 4-3. SN54ACT245 RKS Package Top View



# **Pin Functions**

| PIN |      | TYPE <sup>1</sup> | DESCRIPTION     |
|-----|------|-------------------|-----------------|
| NO. | NAME | ITPE              | DESCRIPTION     |
| 1   | DIR  | I/O               | Direction Pin   |
| 2   | A1   | I/O               | A1 Input/Output |
| 3   | A2   | I/O               | A2 Input/Output |
| 4   | A3   | I/O               | A3 Input/Output |
| 5   | A4   | I/O               | A4 Input/Output |
| 6   | A5   | I/O               | A5 Input/Output |
| 7   | A6   | I/O               | A6 Input/Output |
| 8   | A7   | I/O               | A7 Input/Output |
| 9   | A8   | I/O               | A8 Input/Output |
| 10  | GND  | _                 | Ground Pin      |
| 11  | В8   | I/O               | B8 Input/Output |
| 12  | B7   | I/O               | B7 Input/Output |
| 13  | В6   | I/O               | B6 Input/Output |
| 14  | B5   | I/O               | B5 Input/Output |
| 15  | B4   | I/O               | B4 Input/Output |
| 16  | В3   | I/O               | B3 Input/Output |
| 17  | B2   | I/O               | B2 Input/Output |
| 18  | B1   | I/O               | B1 Input/Output |
| 19  | OE   | I/O               | Output Enable   |
| 20  | VCC  | _                 | Power Pin       |

(1) Signal Types: I = Input, O = Output, I/O = Input or Output



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                             | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|-----------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                    | Supply voltage              |      |                       |      |
| VI               | Input voltage (1)                                 |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Vo               | Output voltage (1)                                |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | $V_I < 0$ or $V_I > V_{CC}$ |      | ±20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20                   | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$       |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                             | ±200 | mA                    |      |
| T <sub>stg</sub> | Storage temperature range                         | -65                         | 150  | °C                    |      |

<sup>(1)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

|                 |                                    | SN54AC | SN74AC          | UNIT |                 |      |  |  |  |
|-----------------|------------------------------------|--------|-----------------|------|-----------------|------|--|--|--|
|                 |                                    | MIN    | MAX             | MIN  | MAX             |      |  |  |  |
| V <sub>CC</sub> | Supply voltage                     | 4.5    | 5.5             | 4.5  | 5.5             | V    |  |  |  |
| V <sub>IH</sub> | High-level input voltage           | 2      |                 | 2    |                 | V    |  |  |  |
| V <sub>IL</sub> | Low-level input voltage            |        | 0.8             |      | 0.8             | V    |  |  |  |
| VI              | Input voltage                      | 0      | V <sub>CC</sub> | 0    | V <sub>CC</sub> | V    |  |  |  |
| Vo              | Output voltage                     | 0      | V <sub>CC</sub> | 0    | V <sub>CC</sub> | V    |  |  |  |
| I <sub>OH</sub> | High-level output current          |        | -24             |      | -24             | mA   |  |  |  |
| I <sub>OL</sub> | Low-level output current           |        | 24              |      | 24              | mA   |  |  |  |
| Δt/Δν           | Input transition rise or fall rate |        | 8               |      | 8               | ns/V |  |  |  |
| T <sub>A</sub>  | Operating free-air temperature     | -55    | 125             | -40  | 85              | °C   |  |  |  |

### **5.4 Thermal Information**

|                   |                                        | SNx4ACT245   |                |              |             |             |               |               |      |
|-------------------|----------------------------------------|--------------|----------------|--------------|-------------|-------------|---------------|---------------|------|
| THERMAL METRIC(1) |                                        | DB<br>(SSOP) | DGS<br>(VSSOP) | DW<br>(SOIC) | N<br>(PDIP) | NS<br>(SOP) | PW<br>(TSSOP) | RKS<br>(VQFN) | UNIT |
|                   |                                        |              |                | 20 P         | INS         |             |               |               |      |
| $R_{\theta JA}$   | Junction-to-ambient thermal resistance | 105.4        | 123.5          | 98.6         | 69          | 99.7        | 126.6         | 67.7          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DAE                  | AMETER                      | TECT COMPLTIONS                                                  | V               | Т    | <sub>A</sub> = 25°C |      | SN54AC | T245 | SN74ACT245 |      | LINIT |
|----------------------|-----------------------------|------------------------------------------------------------------|-----------------|------|---------------------|------|--------|------|------------|------|-------|
| PARAMETER            |                             | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN  | TYP                 | MAX  | MIN    | MAX  | MIN        | MAX  | UNIT  |
|                      |                             | I - 50 · A                                                       | 4.5 V           | 4.4  | 4.49                |      | 4.4    |      | 4.4        |      |       |
|                      |                             | I <sub>OH</sub> = -50 μA                                         | 5.5 V           | 5.4  | 5.49                |      | 5.4    |      | 5.4        |      |       |
| .,                   |                             | I = 24 m A                                                       | 4.5 V           | 3.88 |                     |      | 3.7    |      | 3.76       |      | V     |
| V <sub>OH</sub>      |                             | I <sub>OH</sub> = -24 mA                                         | 5.5 V           | 4.86 |                     |      | 4.7    |      | 4.76       |      | V     |
|                      |                             | $I_{OH} = -50 \text{ mA}^{(1)}$                                  | 5.5 V           |      |                     |      | 3.85   |      |            |      |       |
|                      |                             | $I_{OH} = -75 \text{ mA}^{(1)}$                                  | 5.5 V           |      |                     |      |        |      | 3.85       |      |       |
|                      |                             | I <sub>OL</sub> = 50 μA                                          | 4.5 V           |      | 0.001               | 0.1  |        | 0.1  |            | 0.1  |       |
|                      |                             | 1 <sub>OL</sub> – 50 hA                                          | 5.5 V           |      | 0.001               | 0.1  |        | 0.1  |            | 0.1  |       |
| .,                   |                             | I <sub>OL</sub> = 24 mA                                          | 4.5 V           |      |                     | 0.36 |        | 0.5  |            | 0.44 | V     |
| V <sub>OL</sub>      |                             |                                                                  | 5.5 V           |      |                     | 0.36 |        | 0.5  |            | 0.44 | V     |
|                      |                             | I <sub>OL</sub> = 50 mA <sup>(1)</sup>                           | 5.5 V           |      |                     |      |        | 1.65 |            |      |       |
|                      |                             | I <sub>OL</sub> = 75 mA <sup>(1)</sup>                           | 5.5 V           |      |                     |      |        |      |            | 1.65 |       |
| I <sub>OZ</sub>      | A or B ports <sup>(2)</sup> | V <sub>O</sub> = V <sub>CC</sub> or GND                          | 5.5 V           |      |                     | ±0.5 |        | ±10  |            | ±5   | μΑ    |
| I <sub>I</sub>       | OE or DIR                   | V <sub>I</sub> = V <sub>CC</sub> or GND                          | 5.5 V           |      |                     | ±0.1 |        | ±1   |            | ±1   | μΑ    |
| I <sub>CC</sub>      |                             | $V_I = V_{CC}$ or GND, $I_O = 0$                                 | 5.5 V           |      |                     | 4    |        | 80   |            | 40   | μΑ    |
| ΔI <sub>CC</sub> (3) |                             | One input at 3.4 V,<br>Other inputs at GND or<br>V <sub>CC</sub> | 5.5 V           |      | 0.6                 |      |        | 1.6  |            | 1.5  | mA    |
| Ci                   |                             | V <sub>I</sub> = V <sub>CC</sub> or GND                          | 5 V             |      | 4.5                 |      |        |      |            |      | pF    |
| C <sub>io</sub>      |                             | V <sub>O</sub> = V <sub>CC</sub> or GND                          | 5 V             |      | 15                  |      |        |      |            |      | pF    |

- (1) Not more than one output should be tested at a time, and the duration of the test should not exceed 2 ms.
- 2) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
- (3) This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.

# **5.6 Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 6-1)

| PARAMETER        | FROM    | то        | T,  | <sub>λ</sub> = 25°C |     | SN54AC | T245 | SN74AC | T245 | UNIT |
|------------------|---------|-----------|-----|---------------------|-----|--------|------|--------|------|------|
| PARAWETER        | (INPUT) | (OUTPUT)  | MIN | TYP                 | MAX | MIN    | MAX  | MIN    | MAX  | UNII |
| t <sub>PLH</sub> | A or B  | B or A    | 1   | 4                   | 7.5 | 1      | 9    | 1.5    | 8    | ns   |
| t <sub>PHL</sub> | AOIB    | BOLA      | 1   | 4                   | 8   | 1      | 10   | 1      | 9    | 115  |
| t <sub>PZH</sub> | - ŌE    | A or B    | 1   | 5                   | 10  | 1      | 12   | 1.5    | 11   | no   |
| t <sub>PZL</sub> |         | AOIB      | 1   | 5.5                 | 10  | 1      | 13   | 1.5    | 12   | ns   |
| t <sub>PHZ</sub> | ŌĒ      | ŌE A or B | 1   | 5.5                 | 10  | 1      | 12   | 1      | 11   | no   |
| t <sub>PLZ</sub> |         |           | 1   | 5                   | 10  | 1      | 12   | 1.5    | 11   | ns   |

# **5.7 Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

| PARAMETER                                     | TEST CO                 | ONDITIONS | TYP | UNIT |
|-----------------------------------------------|-------------------------|-----------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance | C <sub>L</sub> = 50 pF, | f = 1 MHz | 45  | pF   |



# **5.8 Typical Characteristics**







# 6 Parameter Measurement Information6.1







| TEST      | S1                  |
|-----------|---------------------|
| tPLH/tPHL | Open                |
| tPLZ/tPZL | 2 × V <sub>CC</sub> |
| tPHZ/tPZH | Open                |



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$  t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 6-1. Load Circuit and Voltage Waveforms

# 7 Detailed Description

### 7.1 Overview

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

When the output-enable ( $\overline{OE}$ ) is low, the device passes noninverted data from the A bus to the B bus or from the B bus to the A bus, depending upon the logic level at the direction-control (DIR) input. A high on  $\overline{OE}$  disables the device so that the buses are effectively isolated.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### 7.2 Functional Block Diagram



To Seven Other Channels
Logic Diagram (Positive Logic)

# 7.3 Feature Description

The SNx4ACT245 devices have a wide operating  $V_{CC}$  range from 4.5 V to 5.5 V with slower edge rates to minimize output ringing.

#### 7.4 Device Functional Modes

Section 7.4 lists the function modes of the SNx4ACT245.

**Table 7-1. Function Table** 

| INPU | TS <sup>(1)</sup> | OPERATION       |
|------|-------------------|-----------------|
| ŌĒ   | DIR               | OFERATION       |
| L    | L                 | B data to A bus |
| L    | Н                 | A data to B bus |
| Н    | Х                 | Isolation       |

(1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care



# **8 Application Information Disclaimer**

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The SNx4ACT245 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs.

### 8.2 Typical Application



Figure 8-1. Typical Application Schematic

#### 8.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

### 8.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see Δt/ΔV in the Section 5.3 table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Section 5.3 table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

#### 8.2.3 Application Curve



Figure 8-2. Switching Characteristics Comparison

### 8.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Section 5.3.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended; if there are multiple  $V_{CC}$  pins, then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and a 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Section 8.4.2 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the IOs, so they cannot float when disabled.

#### 8.4.2 Layout Example



Figure 8-3. Layout Diagram



# 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 9-1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|------------|----------------|--------------|---------------------|---------------------|---------------------|--|
| SN54ACT245 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| SN74ACT245 | Click here     | Click here   | Click here          | Click here          | Click here          |  |

# 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | Changes from Revision G (March 2024) to Revision H (April 2024)                                                                                                | Page     |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| • | Updated RθJA values: DB = 70 to 105.4, DW = 58 to 98.6, NS = 60 to 99.7, PW = 83 to 126.6, all °C/W                                                            |          |
|   |                                                                                                                                                                |          |
| C | Changes from Revision F (January 2023) to Revision G (March 2024)                                                                                              | Page     |
| _ | Changes from Revision F (January 2023) to Revision G (March 2024)  Added DGS and RKS packages to Device Information table, Pin Configuration and Functions sec | tion and |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback





www.ti.com 2-Dec-2024

# **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                  | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-8766301M2A  | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-<br>8766301M2A<br>SNJ54<br>ACT245FK | Samples |
| 5962-8766301MRA  | ACTIVE     | CDIP         | J                  | 20   | 20             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8766301MR<br>A<br>SNJ54ACT245J      | Samples |
| 5962-8766301MSA  | ACTIVE     | CFP          | W                  | 20   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8766301MS<br>A<br>SNJ54ACT245W      | Samples |
| SN74ACT245DBR    | ACTIVE     | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (ACT245, AD245)                          | Samples |
| SN74ACT245DGSR   | ACTIVE     | VSSOP        | DGS                | 20   | 5000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT245                                   | Samples |
| SN74ACT245DW     | OBSOLETE   | SOIC         | DW                 | 20   |                | TBD                 | Call TI                       | Call TI            | -40 to 85    | ACT245                                   |         |
| SN74ACT245DWR    | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT245                                   | Samples |
| SN74ACT245DWRE4  | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT245                                   | Samples |
| SN74ACT245DWRG4  | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT245                                   | Samples |
| SN74ACT245N      | ACTIVE     | PDIP         | N                  | 20   | 20             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74ACT245N                              | Samples |
| SN74ACT245NE4    | ACTIVE     | PDIP         | N                  | 20   | 20             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74ACT245N                              | Samples |
| SN74ACT245NS     | ACTIVE     | SOP          | NS                 | 20   |                | TBD                 | Call TI                       | Call TI            | -40 to 85    | ACT245                                   | Samples |
| SN74ACT245NSR    | ACTIVE     | SOP          | NS                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT245                                   | Samples |
| SN74ACT245PW     | OBSOLETE   | TSSOP        | PW                 | 20   |                | TBD                 | Call TI                       | Call TI            | -40 to 85    | AD245                                    |         |
| SN74ACT245PWG4   | OBSOLETE   | TSSOP        | PW                 | 20   |                | TBD                 | Call TI                       | Call TI            | -40 to 85    |                                          |         |
| SN74ACT245PWR    | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (ACT245, AD245)                          | Samples |
| SN74ACT245PWRG4  | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | (ACT245, AD245)                          | Samples |
| SN74ACT245RKSR   | ACTIVE     | VQFN         | RKS                | 20   | 3000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT245                                   | Samples |

PACKAGE OPTION ADDENDUM

www.ti.com 2-Dec-2024

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                  | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|------------------------------------------|---------|
| SNJ54ACT245FK    | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-<br>8766301M2A<br>SNJ54<br>ACT245FK | Samples |
| SNJ54ACT245J     | ACTIVE     | CDIP         | J                  | 20   | 20             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8766301MR<br>A<br>SNJ54ACT245J      | Samples |
| SNJ54ACT245W     | ACTIVE     | CFP          | W                  | 20   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8766301MS<br>A<br>SNJ54ACT245W      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

# **PACKAGE OPTION ADDENDUM**

www.ti.com 2-Dec-2024

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ACT245, SN74ACT245:

Catalog: SN74ACT245

Automotive: SN74ACT245-Q1, SN74ACT245-Q1

Military: SN54ACT245

• Space: SN54ACT245-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application



www.ti.com 17-Jan-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ACT245DBR  | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74ACT245DGSR | VSSOP           | DGS                | 20 | 5000 | 330.0                    | 16.4                     | 5.4        | 5.4        | 1.45       | 8.0        | 16.0      | Q1               |
| SN74ACT245DWR  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74ACT245DWR  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74ACT245NSR  | SOP             | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74ACT245NSR  | SOP             | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74ACT245PWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74ACT245PWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74ACT245RKSR | VQFN            | RKS                | 20 | 3000 | 180.0                    | 12.4                     | 2.8        | 4.8        | 1.2        | 4.0        | 12.0      | Q1               |



www.ti.com 17-Jan-2025



\*All dimensions are nominal

| 7 til dilliciololio die Hollindi |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74ACT245DBR                    | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74ACT245DGSR                   | VSSOP        | DGS             | 20   | 5000 | 353.0       | 353.0      | 32.0        |
| SN74ACT245DWR                    | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74ACT245DWR                    | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74ACT245NSR                    | SOP          | NS              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74ACT245NSR                    | SOP          | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74ACT245PWR                    | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74ACT245PWR                    | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74ACT245RKSR                   | VQFN         | RKS             | 20   | 3000 | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jan-2025

# **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-8766301M2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-8766301MSA | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74ACT245N     | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74ACT245NE4   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54ACT245FK   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54ACT245W    | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



2.5 x 4.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# W (R-GDFP-F20)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. No JEDEC registration as of September 2020.
- 5. Features may differ or may not be present.





#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated