

**[www.ti.com](http://www.ti.com)** SNOSA57C –APRIL 2003–REVISED MARCH 2013

# **LMH6559 High-Speed, Closed-Loop Buffer**

**Check for Samples: [LMH6559](http://www.ti.com/product/lmh6559#samples)**

- 
- 
- 
- 
- 
- 
- 

- 
- 
- **High Frequency Active Filters**
- 
- 
- **• Transmission Systems**
- **• Telecommunications**
- **• Test Equipment and Instrumentation**

### **Typical Schematic**

## **<sup>1</sup>FEATURES DESCRIPTION**

The LMH6559 is a high-speed, closed-loop buffer **<sup>2</sup>• Closed-Loop Buffer** designed for applications requiring the processing of **1750MHz Small Signal Bandwidth** very high frequency signals. While offering a small<br> **4580V/us Siew Rate** very high frequency signals. While offering a small<br>
signal bandwidth of 1750MHz, and an ultra high slew **• 4580V/μs Slew Rate** signal bandwidth of 1750MHz, and an ultra high slew **• 0.06% / 0.02° Differential Gain/Phase** rate of 4580V/μs the LMH6559 consumes only 10mA of quiescent current. Total harmonic distortion into a **• <sup>−</sup>52dBc THD at 20MHz** load of <sup>100</sup><sup>Ω</sup> at 20MHz is <sup>−</sup>52dBc. The LMH6559 is **• Single Supply Operation (3V Min.)** configured internally for a loop gain of one. Input **• 75mA Output Current** resistance is 200kΩ and output resistance is but 1.2Ω. These characteristics make the LMH6559 an **APPLICATIONS** ideal choice for the distribution of high frequency signals on printed circuit boards. Differential gain and **Video Switching and Routing by the summand phase** specifications of 0.06% and 0.02° respectively **•• Test Point Drivers ••• Test Point Drivers at 3.58MHz make the LMH6559 well suited for the Programs**<br>**•••** Build buffering of video signals.

**Wideband DC Clamping Buffers** The device is fabricated on Texas Instruments' highspeed VIP10 process using TI's proven high **• High-Speed Peak Detector Circuits** performance circuit architectures.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of ÆÑ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## **Absolute Maximum Ratings(1)(2)**



(1) Absolute Maximum Ratings are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

Short circuit test is a momentary test.

(6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

## **Operating Ratings(1)**



(1) Absolute Maximum Ratings are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.<br>(3) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing

limited self-heating of the device such that T $_{\rm J}$  = T<sub>A</sub>. There is no specification of parametric performance as indicated in the electrical tables under conditions of internal self-heating where  $T_J$  >  $T_A$ . See Applications section for information on temperature de-rating of this device.

### **±5V Electrical Characteristics**

Unless otherwise specified, all limits ensured for T<sub>J</sub> = 25°C, V<sup>+</sup> = +5V, V<sup>-</sup> = -5V, V<sub>O</sub> = V<sub>CM</sub> = 0V and R<sub>L</sub> = 100Ω to 0V. **Boldface** limits apply at the temperature extremes.



(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Slew rate is the average of the positive and negative slew rate.

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



## **±5V Electrical Characteristics (continued)**

Unless otherwise specified, all limits ensured for T<sub>J</sub> = 25°C, V<sup>+</sup> = +5V, V<sup>-</sup> = -5V, V<sub>O</sub> = V<sub>CM</sub> = 0V and R<sub>L</sub> = 100Ω to 0V. **Boldface** limits apply at the temperature extremes.



(4) Average Temperature Coefficient is determined by dividing the change in a parameter at temperature extremes by the total temperature change.

(5) Positive current corresponds to current flowing into the device.



### **5V Electrical Characteristics**

Unless otherwise specified, all limits ensured for T<sub>J</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>O</sub> = V<sub>CM</sub> = V<sup>+</sup>/2 and R<sub>L</sub> = 100Ω to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Slew rate is the average of the positive and negative slew rate.

(4) Average Temperature Coefficient is determined by dividing the change in a parameter at temperature extremes by the total temperature change.

(5) Positive current corresponds to current flowing into the device.

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



# **5V Electrical Characteristics (continued)**

Unless otherwise specified, all limits ensured for T<sub>J</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>O</sub> = V<sub>CM</sub> = V<sup>+</sup>/2 and R<sub>L</sub> = 100Ω to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(6) Positive current corresponds to current flowing into the device.

## **3V Electrical Characteristics**

Unless otherwise specified, all limits ensured for T<sub>J</sub> = 25°C, V<sup>+</sup> = 3V, V<sup>-</sup> = 0V, V<sub>O</sub> = V<sub>CM</sub> = V<sup>+</sup>/2 and R<sub>L</sub> = 100Ω to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Slew rate is the average of the positive and negative slew rate.



### **3V Electrical Characteristics (continued)**

Unless otherwise specified, all limits ensured for T<sub>J</sub> = 25°C, V<sup>+</sup> = 3V, V<sup>-</sup> = 0V, V<sub>O</sub> = V<sub>CM</sub> = V<sup>+</sup>/2 and R<sub>L</sub> = 100Ω to V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(4) Average Temperature Coefficient is determined by dividing the change in a parameter at temperature extremes by the total temperature change.

(5) Positive current corresponds to current flowing into the device.

**TEXAS INSTRUMENTS** 

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

## **CONNECTION DIAGRAMS**





**Figure 2. 8-Pin SOIC (Top View) Figure 3. 5-Pin SOT-23 (Top View) See Package Number D (R-PDSO-G8) See Package Number DBV (R-PDSO\_G5)**







At  $T_J = 25^{\circ}$ C; V<sup>+</sup> = +5V; V<sup>-</sup> = -5V; Unless otherwise specified.















**Transient Response Negative for Various**  $V_{\text{SUPPLY}}$  **<b>Harmonic Distortion vs.**  $V_{\text{OUT}}$  @ 5MHz







**Transient Response Negative Transient Response Positive for Various V**<sub>SUPPLY</sub>









10

 $100<sub>S</sub>$ 





Texas **ISTRUMENTS** 

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

At  $T_J = 25^{\circ}C$ ;  $V^+ = +5V$ ;  $V^- = -5V$ ; Unless otherwise specified. **VOS vs. VSUPPLY for Unit 3 I<sup>B</sup> vs. VSUPPLY I<sub>B</sub>** vs.  $V_{SUPPLY}$ <sup>(1)</sup> 6 0 -1 5  $125C$ -2 4  $85C$ -3 VOS (mV) 3  $I_B(\mu A)$  $40C$ -40°C -4 2 -5 25°C 1 -6 25°C 85°C 0 -7 125°C -1 -8 3 4 5 6 7 8 9 10 3 4 5 6 7 8 9 10 V<sub>SUPPLY</sub> (V) V<sub>SUPPLY</sub> (V) **Figure 22. Figure 23. ROUT vs. Frequency PSRR vs. Frequency** 16 80 14 70 Ш  $V_S = 3V$ 60 12 10 50 Rout (2) PSRR (dB)  $V_S = 5V$ 40 8 TTTTT  $\sqrt{s} = 100$ 6 30 4 20  $\perp$  $Vs = 10V$ 2 10  $R_L = 100 \Omega$ TITTII 0 0 100 1k 10k 100k 1M 10M 100M 100k 1M 10M 100M 100k FREQUENCY (Hz) FREQUENCY (Hz) **Figure 24. Figure 25. ISUPPLY vs. V**<sub>**IN**</sub> 14 12 11 12 125°C 125°C 10 85°C 10 85°C (Am) YJddDS| ISUPPLY (mA) (Am) YJddDS| ISUPPLY (mA)  $25C$ 9 8 6 8  $-40<sup>c</sup>$ -40°C 7 4  $259$ 2 6  $V_S = 10V$ 5 0 3 4 5 6 7 8 9 10 0 2 4 6 8 10 V<sub>SUPPLY</sub> (V)  $V_{IN}$  (V) **Figure 26. Figure 27.**





## **Typical Performance Charac teristics (continued)**















**EXAS ISTRUMENTS** 

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**





## **APPLICATION NOTES**

### **USING BUFFERS**

A buffer is an electronic device delivering current gain but no voltage gain. It is used in cases where low impedances need to be driven and more drive current is required. Buffers need a flat frequency response and small propagation delay. Furthermore, the buffer needs to be stable under resistive, capacitive and inductive loads. High frequency buffer applications require that the buffer be able to drive transmission lines and cables directly.

### **IN WHAT SITUATION WILL WE USE A BUFFER?**

In case of a signal source not having a low output impedance one can increase the output drive capability by using a buffer. For example, an oscillator might stop working or have frequency shift which is unacceptably high when loaded heavily. A buffer should be used in that situation. Also in the case of feeding a signal to an A/D converter it is recommended that the signal source be isolated from the A/D converter. Using a buffer assures a low output impedance, the delivery of a stable signal to the converter, and accommodation of the complex and varying capacitive loads that the A/D converter presents to the OpAmp. Optimum value is often found by experimentation for the particular application.

The use of buffers is strongly recommended for the handling of high frequency signals, for the distribution of signals through transmission lines or on pcb's, or for the driving of external equipment. There are several driving options:

- Use one buffer to drive one transmission line (see [Figure](#page-14-0) 36)
- Use one buffer to drive to multiple points on one transmission line (see [Figure](#page-14-1) 37)
- <span id="page-14-0"></span>• Use one buffer to drive several transmission lines each driving a different receiver. (see [Figure](#page-14-2) 38)



**Figure 36.**





<span id="page-14-2"></span><span id="page-14-1"></span>



### SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



In these three options it is seen that there is more than one preferred method to reach an (end) point on a transmission line. Until a certain point the designer can make his own choice but the designer should keep in mind never to break the rules about high frequency transport of signals. An explanation follows in the text below.

## **TRANSMISSION LINES**

Introduction to transmission lines. The following is an overview of transmission line theory. Transmission lines can be used to send signals from DC to very high frequencies. At all points across the transmission line, Ohm's law must apply. For very high frequencies, parasitic behavior of the PCB or cables comes into play. The type of cable used must match the application. For example an audio cable looks like a coax cable but is unusable for radar frequencies at 10GHz. In this case one have to use special coax cables with lower attenuation and radiation characteristics.

Normally a pcb trace is used to connect components on a pcb board together. An important considerations is the amount of current carried by these pcb traces. Wider pcb traces are required for higher current densities and for applications where very low series resistance is needed. When routed over a ground plane, pcb traces have a defined Characteristic Impedance. In many design situations characteristic impedance is not utilized. In the case of high frequency transmission, however it is necessary to match the load impedance to the line characteristic impedance (more on this later). Each trace is associated with a certain amount of series resistance and series inductance plus each trace exhibits parallel capacitance to the ground plane. The combination of these parameters defines the line's characteristic impedance. The formula with which we calculate this impedance is as follows:

$$
Z_0 = \sqrt{(L/C)}
$$

In this formula L and C are the value/unit length, and R is assumed to be zero. C and L are unknown in many cases so we have to follow other steps to calculate the  $Z_0$ . The characteristic impedance is a function of the geometry of the cross section of the line. In [\(Figure](#page-15-0) 39) we see three cross sections of commonly used transmission lines.





<span id="page-15-0"></span> $Z_0$  can be calculated by knowing some of the physical dimensions of the pcb line, such as pcb thickness, width of the trace and ε<sub>r</sub>, relative dielectric constant. The formula given in transmission line theory for calculating Z<sub>0</sub> is as follows:

$$
Z = \frac{87}{\sqrt{(E r + 1.41)}} \times \ln \frac{(5.98 \times h)}{(th + 0.8W)}
$$

where

- **εr**= relative dielectric constant
- **h**= pcb height
- **W**= trace width
- **th**= thickness of the copper (1)

If we ignore the thickness of the copper in comparison to the width of the trace then we have the following equation:



**[www.ti.com](http://www.ti.com)** SNOSA57C –APRIL 2003–REVISED MARCH 2013

**[LMH6559](http://www.ti.com/product/lmh6559?qgpn=lmh6559)**

(2)

$$
Z = \frac{87}{\sqrt{(E r + 1.41)}} \times \ln \frac{(5.98 \times h)}{(0.8 W)}
$$

With this formula it is possible to calculate the line impedance vs. the trace width. [Figure](#page-16-0) 40 shows the impedance associated with a given line width. Using the same formula it is also possible to calculate what happens when  $\varepsilon_r$  varies over a certain range of values. Varying the  $\varepsilon_r$  over a range of 1 to 10 gives a variation for the Characteristic Impedance of about 40Ω from 80Ω to 38Ω. Most transmission lines are designed to have 50Ω or  $75Ω$  impedance. The reason for that is that in many cases the pcb trace has to connect to a cable whose impedance is either 50Ω or 75Ω. As shown  $ε<sub>r</sub>$  and the line width influence this value.



**Figure 40.**

Next, there will be a discussion of some issues associated with the interaction of the transmission line at the source and at the load.

### <span id="page-16-1"></span>**Connecting A Load Using A Transmission Line**

<span id="page-16-0"></span>TRACE WIDTH (mm)<br>
Figure 40.<br>
Figure 40.<br>
Proceding A Load Using A Transmission Line<br>
st cases, it is unrealistic to think that we can place a driver<br>
strates, it is unrealistic to think that we can place a driver<br>
strate In most cases, it is unrealistic to think that we can place a driver or buffer so close to the load that we don't need a transmission line to transport the signal. The pcb trace length between a driver and the load may affect operation depending upon the operating frequency. Sometimes it is possible to do measurements by connecting the DUT directly to the analyzer. As frequencies become higher the short lines from the DUT to the analyzer become long lines. When this happens there is a need to use transmission lines. The next point to examine is what happens when the load is connected to the transmission line. When driving a load, it is important to match the line and load impedance, otherwise reflections will occur and this phenomena will distort the signal. If a transient is applied at  $T = 0$  ([Figure](#page-17-0) 41, trace A) the resultant waveform may be observed at the start point of the transmission line. At this point (begin) on the transmission line the voltage increases to (V) and the wave front travels along the transmission line and arrives at the load at T = 10. At any point across along the line I = V/Z<sub>0</sub>, where Z<sub>0</sub> is the impedance of the transmission line. For an applied transient of 2V with Z<sub>0</sub> = 50Ω the current from the buffer output stage is 40mA. Many vintage opamps cannot deliver this level of current because of an output current limitation of about 20mA or even less. At  $T = 10$  the wave front arrives at the load. Since the load is perfectly matched to the transmission line all of the current traveling across the line will be absorbed and there will be no reflections. In this case source and load voltages are exactly the same. When the load and the transmission line have unequal values of impedance a different situation results. Remember there is another basic which says that energy cannot be lost. The power in the transmission line is P =  $V^2/R$ . In our example the total power is 2<sup>2</sup>/50 = 80mW. Assume a load of 75Ω. In that case a power of 80mW arrives at the 75Ω load and causes a voltage of the proper amplitude to maintain the incoming power.

$$
V = \sqrt{(PXR)} = \sqrt{(80 \times 10^{-3} \times 75)} = 2.45V
$$

(3)

### SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

The voltage wavefront of 2.45V will now set about traveling back over the transmission line towards the source, thereby resulting in a reflection caused by the mismatch. On the other hand if the load is less then  $50\Omega$  the backwards traveling wavefront is subtracted from the incoming voltage of 2V. Assume the load is 40Ω. Then the voltage across the load is:

### $(80 \times 10^{-3} \times 40) = 1.79V$

This voltage is now traveling backwards through the line toward the start point. In the case of a sinewave interferences develop between the incoming waveform and the backwards-going reflections, thus distorting the signal. If there is no load at all at the end point the complete transient of 2V is reflected and travels backwards to the beginning of the line. In this case the current at the endpoint is zero and the maximum voltage is reflected. In the case of a short at the end of the line the current is at maximum and the voltage is zero.

Many applications, such as video, use a series resistance between the driver and the transmission line (see [Figure](#page-14-0) 36). In this case the transmission line is terminated with the characteristic impedance at both ends of the line. See [Figure](#page-17-0) 41 trace B. The voltage traveling through the transmission line is half the voltage seen at the output of the buffer, because the series resistor in combination with  $Z_0$  forms a two-to-one voltage divider. The result is a loss of 6dB. For video applications, amplifier gain is set to 2 in order to realize an overall gain of 1. Many operational amplifiers have a relatively flat frequency response when set to a gain of two compared to unity

gain. In trace B it is seen that, if the voltage reaches the end of the transmission line, the line is perfectly

**Figure 41.**

buffer.

<span id="page-17-0"></span>**Using Serial And Parallel Termination**

matched and no reflections will occur. The end point voltage stays at half the output voltage of the opamp or





### <span id="page-18-0"></span>**Driving More Than One Input**

**[www.ti.com](http://www.ti.com)** SNOSA57C –APRIL 2003–REVISED MARCH 2013

Another transmission line possibility is to route the trace via several points along a transmission line [\(Figure](#page-14-1) 37) This is only possible if care is taken to observe certain restrictions. Failure to do so will result in impedance discontinuities that will cause distortion of the signal. In the configuration of [Figure](#page-14-1) 37 there is a transmission line connected to the buffer output and the end of the line is terminated with Z<sub>0</sub>. We have seen in the [Connecting](#page-16-1) A Load Using A [Transmission](#page-16-1) Line section that for the condition above, the signal throughout the entire transmission line has the same value, that the value is the nominal value initiated by the opamp output, and no reflections occur at the end point. Because of the lack of reflections no interferences will occur. Consequently the signal has every where on the line the same amplitude. This allows the possibility of feeding this signal to the input port of any device which has high ohmic impedance and low input capacitance. In doing so keep in mind that the transient arrives at different times at the connected points in the transmission line. The speed of light in vacuum, which is about 3 \* 10<sup>8</sup> m/sec, reduces through a transmission line or a cable down to a value of about 2  $*$  10 $8$  m/sec. The distance the signal will travel in 1ns is calculated by solving the following formula:

 $S = V^*t$ 

where

- $\bullet$  S = distance
- $V =$  speed in the cable
- $t = time$  (5)

This calculation gives the following result:  $s = 2*10^8 * 1*10^{-9} = 0.2$ m

That is for each nanosecond the wave front shifts 20cm over the length of the transmission line. Keep in mind that in a distance of just 2cm the time displacement is already 100ps.

### **Using Serial Termination To More Than One Transmission Line**

Another way to reach several points via a transmission line is to start several lines from one buffer output (see [Figure](#page-14-2) 38). This is possible only if the output can deliver the needed current into the sum of all transmission lines. As can be seen in this figure there is a series termination used at the beginning of the transmission line and the end of the line has no termination. This means that only the signal at the endpoint is usable because at all other points the reflected signal will cause distortion over the line. Only at the endpoint will the measured signal be the same as at the startpoint. Referring to [Figure](#page-17-0) 41 trace C, the signal at the beginning of the line has a value of  $V/2$  and at T = 0 this voltage starts traveling towards the end of the transmission line. Once at the endpoint the line has no termination and 100% reflection will occur. At  $T = 10$  the reflection causes the signal to jump to 2V and to start traveling back along the line to the buffer (see [Figure](#page-17-0) 41 trace D). Once the wavefront reaches the series termination resistor, provided the termination value is  $Z_0$ , the wavefront undergoes total absorption by the termination. This is only true if the output impedance of the buffer/driver is low in comparison to the characteristic impedance Z<sub>0</sub>. At this moment the voltage in the whole transmission line has the nominal value of 2V (see [Figure](#page-17-0) 41 trace E). If the three transmission lines each have a different length the particular point in time at which the voltage at the series termination resistor jumps to 2V is different for each case. However, this transient is not transferred to the other lines because the output of the buffer is low and this transient is highly attenuated by the combination of the termination resistor and the output impedance of the buffer. A simple calculation illustrates the point. Assume that the output impedance is 5Ω. For the frequency of interest the attenuation is  $V_B/V_A = 55/5 = 11$ , where A and B are the points in [Figure](#page-14-2) 38. In this case the voltage caused by the reflection is 2/11 = 0.18V. This voltage is transferred to the remaining transmission lines in sequence and following the same rules as before this voltage is seen at the end points of those lines. The lower the output resistance the higher the decoupling between the different lines. Furthermore one can see that at the endpoint of these transmission lines there is a normal transient equal to the original transient at the beginning point. However at all other points of the transmission line there is a step voltage at different distances from the startpoint depending at what point this is measured (see trace D).

### **Measuring The Length Of A Transmission Line**

An open transmission line can be used to measure the length of a particular transmission line. As can be seen in [Figure](#page-19-0) 42 the line of interest has a certain length. A transient is applied at  $T = 0$  and at that point in time the wavefront starts traveling with an amplitude of V/2 towards the end of the line where it is reflected back to the startpoint.

Copyright © 2003–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSA57C&partnum=LMH6559) Feedback 19





**Figure 42.**

<span id="page-19-0"></span>To calculate the length of the line it is necessary to measure immediately after the series termination resistor. The voltage at that point remains at half nominal voltage, thus V/2, until the reflection returns and the voltage jumps to V. During an interval of 5ns the signal travels to the end of the line where the wave front is reflected and returns to the measurement point. During the time interval when the wavefront is traveling to the end of the transmission line and back the voltage has a value of V/2. This interval is 10ns. The length can be calculated with the following formula:  $S = (V^*T)/2$ 

$$
S = \frac{(2 \times 10^8) \times (10 \times 10^{-9})}{2} = 1 \text{mtr}
$$

(6)

As calculated before in the [Driving](#page-18-0) More Than One Input section the signal travels 20cm/ns so in 5ns this distance indicated distance is 1m. So this example is easily verified.

## **APPLYING A CAPACITIVE LOAD**

The assumption of pure resistance for the purpose of connecting the output stage of a buffer or opamp to a load is appropriate as a first approximation. Unfortunately that is only a part of the truth. Associated with this resistor is a capacitor in parallel and an inductor in series. Any capacitance such as  $C_L$ -1 which is connected directly to the output stage is active in the loop gain as seen in [Figure](#page-19-1) 43. Output capacitance, present also at the minus input in the case of a buffer, causes an increasing phase shift leading to instability or even oscillation in the circuit.



**Figure 43.**

<span id="page-19-1"></span>Unfortunately the leads of the output capacitor also contain series inductors which become more and more important at high frequencies. At a certain frequency this series capacitor and inductor forms an LC combination which becomes series resonant. At the resonant frequency the reactive component vanishes leaving only the ohmic resistance (R-1 or R-2) of the series L/C combination. (see [Figure](#page-20-0) 44).





**Figure 44.**

<span id="page-20-0"></span>Consider a frequency sweep over the entire spectrum for which the LMH6559 high frequency buffer is active. In the first instance peaking occurs due to the parasitic capacitance connected at the load whereas at higher frequencies the effects of the series combination of L and C become noticeable. This causes a distinctive dip in the output frequency sweep and this dip varies depending upon the particular capacitor as seen in [Figure](#page-20-1) 45.



**Figure 45.**

<span id="page-20-1"></span>To minimize peaking due to CL a series resistor for the purpose of isolation from the output stage should be used. A low valued resistor will minimize the influence of such a load capacitor. In a  $50Ω$  system as is common in high frequency circuits a 50 $\Omega$  series resistor is often used. Usage of the series resistor, as seen in [Figure](#page-21-0) 46 eliminates the peaking but not the dip. The dip will vary with the particular capacitor. Using a resistor in series with a capacitor creates in a single pole situation a 6dB/oct rolloff. However, at high frequencies the internal inductance is appreciable and forms a series LC combination with the capacitor. Choice of a higher valued resistor, for example 500 to 1kΩ, and a capacitor of hundreds of pF's provides the expected response at lower frequencies.



SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



**Figure 46.**

## <span id="page-21-0"></span>**USING GROUND PLANES**

The use of ground planes is recommended both for providing a low impedance path to ground (or to one of the other supply voltages) and also for forming effective controlled impedance transmission lines for the high frequency signal flow on the board. Multilayer boards often make use of inner conductive layers for routing supply voltages. These supply voltage layers form a complete plane rather than using discrete traces to connect the different points together for the specified supply. Signal traces on the other hand are routed on outside layers both top and bottom. This allows for easy access for measurement purposes. Fortunately, only very high density boards have signal layers in the middle of the board. In an earlier section, the formula for  $Z_0$  was derived as:

$$
Z = \frac{87}{\sqrt{(Er + 1.41)}} \times \ln \frac{(5.98 \times h)}{(0.8 W)}
$$

(7)

<span id="page-21-2"></span>The width of a trace is determined by the thickness of the board. In the case of a multilayer board the thickness is the space between the trace and the first supply plane under this trace layer. By common practice, layers do not have to be evenly divided in the construction of a pcb. Refer to [Figure](#page-22-0) 47. The design of a transmission line design over a pcb is based upon the thickness of the different internal layers and the ε<sub>r</sub> of the board material. The pcb manufacturer can supply information about important specifications. For example, a nominal 1.6mm thick pcb produces a 50Ω trace for a calculated width of 2.9mm. If this layer has a thickness of 0.35mm and for the same ε<sub>r</sub>, the trace width for 50Ω should be of 0.63mm, as calculated from [Equation](#page-21-1) 8, a derivation from [Equation](#page-21-2) 7.

<span id="page-21-1"></span>
$$
w = \frac{5.98 \times h}{e^{A}}
$$
  
where A = 
$$
\frac{[Z_{O} \times \sqrt{(\varepsilon_{r} + 1.41)}]}{87}
$$

(8)





**Figure 47.**

<span id="page-22-0"></span>Using a trace over a ground plane has big advantages over the use of a standard single or double sided board. The main advantage is that the electric field generated by the signal transported over this trace is fixed between the trace and the ground plane e.g. there is almost no possibility of radiation (see [Figure](#page-22-1) 48).

![](_page_22_Figure_7.jpeg)

GROUNDPLANE

**Figure 48.**

<span id="page-22-1"></span>This effect works to both sides because the circuit will not generate radiation but the circuit is also not sensible if exposed to a certain radiation level. The same is also noticeable when placing components flat on the printed circuit board. Standard through hole components when placed upright can act as an antenna causing an electric field which could be picked up by a nearby upright component. If placed directly at the surface of the pcb this influence is much lower.

### **The Effect Of Variation For ε<sup>r</sup>**

When using pcb material the  $\varepsilon_r$  has a certain shift over the used frequency spectrum, so if necessary to work with very accurate trace impedances one must taken into account for which frequency region the design has to be functional. [Figure](#page-23-0) 49 (Courtesy of Islola Corporation) gives an example what the drift in ε<sub>r</sub> will be when using the pcb material produced by Isola. If working at frequencies of 100MHz then a 50Ω trace has a width of 3.04mm for standard 1.6mm FR4 pcb material, and the same trace needs a width of 3.14mm. for frequencies around 10GHz.

![](_page_23_Picture_1.jpeg)

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

![](_page_23_Figure_4.jpeg)

**Figure 49.**

### <span id="page-23-0"></span>**Routing Power Traces**

Power line traces routed over a pcb should be kept together for best practice. If not a ground loop will occur which may cause more sensitivity to radiation. Also additional ground trace length may lead to more ringing on digital signals. Careful attention to power line distribution leads to improved overall circuit performance. This is especially valid for analog circuits which are more sensitive to spurious noise and other unwanted signals.

![](_page_23_Figure_8.jpeg)

**Figure 50.**

<span id="page-23-1"></span>As demonstrated in [Figure](#page-23-1) 50 the power lines are routed from both sides on the pcb. In this case a current loop is created as indicated by the dotted line. This loop can act as an antenna for high frequency signals which makes the circuit sensitive to  $R_F$  radiation. A better way to route the power traces can be seen in the following setup. (see [Figure](#page-24-0) 51)

![](_page_24_Picture_0.jpeg)

**[www.ti.com](http://www.ti.com)** SNOSA57C –APRIL 2003–REVISED MARCH 2013

![](_page_24_Figure_4.jpeg)

### **Figure 51.**

<span id="page-24-0"></span>In this arrangement the power lines have been routed in order to avoid ground loops and to minimize sensitivity to noise etc. The same technique is valid when routing a high frequent signal over a board which has no ground plane. In that case is it good practice to route the high frequency signal alongside a ground trace. A still better way to create a pcb carrying high frequency signals is to use a pcb with a ground plane or planes.

### **Discontinuities In A Ground Plane**

A ground plane with traces routed over this plane results in the build up of an electric field between the trace and the ground plane as seen in [Figure](#page-22-1) 48. This field is build up over the entire routing of the trace. For the highest performance the ground plane should not be interrupted because to do so will cause the field lines to follow a roundabout path. In [Figure](#page-24-1) 52 it was necessary to interrupt the ground plane with a crossing trace. This interruption causes the return current to follow a longer route than the signal path follows to overcome the discontinuity.

![](_page_24_Figure_9.jpeg)

### **Figure 52.**

<span id="page-24-1"></span>If needed it is possible to bypass the interruption with traces that are parallel to the signal trace in order to reduce the negative effects of the discontinuity in the ground plane. In doing so, the current in the ground plane closely follows the signal trace on the return path as can be seen in [Figure](#page-25-0) 53. Care must be taken not to place too many traces in the ground plane or the ground plane effectively vanishes such that even bypasses are unsuccessful in reducing negative effects.

Copyright © 2003–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSA57C&partnum=LMH6559) Feedback 25

![](_page_25_Picture_2.jpeg)

![](_page_25_Figure_4.jpeg)

**Figure 53.**

<span id="page-25-0"></span>If the overall density becomes too high it is better to make a design which contains additional metal layers such that the ground planes actually function as ground planes. The costs for such a pcb are increased but the payoff is in overall effectiveness and ease of design.

## **Ground Planes At Top And Bottom Layer Of A PCB**

In addition to the bottom layer ground plane another useful practice is to leave as much copper as possible at the top layer. This is done to reduce the amount of copper to be removed from the top layer in the chemical process. This causes less pollution of the chemical baths allowing the manufacturer to make more pcb's with a certain amount of chemicals. Connecting this upper copper to ground provides additional shielding and signal performance is enhanced. For lower frequencies this is specifically true. However, at higher frequencies other effects become more and more important such that unwanted coupling may result in a reduction in the bandwidth of a circuit. In the design of a test circuit for the LMH6559 this effect was clearly noticeable and the useful bandwidth was reduced from 1500MHz to around 850MHz.

![](_page_25_Figure_9.jpeg)

**Figure 54.**

<span id="page-25-1"></span>As can be seen in [Figure](#page-25-1) 54 the presence of a copper field close to the transmission line to and from the buffer causes unwanted coupling effects which can be seen in the dip at about 850MHz. This dip has a depth of about 5dB for the case when all of the unused space is filled with copper. In case of only one area being filled with copper this dip is about 9dB.

![](_page_26_Picture_0.jpeg)

### **[www.ti.com](http://www.ti.com)** SNOSA57C –APRIL 2003–REVISED MARCH 2013

### **PCB Board Layout And Component Selection**

Sound practice in the area of high frequency design requires that both active and passive components be used for the purposes for which they were designed. It is possible to amplify signals at frequencies of several hundreds of MHz using standard through hole resistors. Surface mount devices, however, are better suited for this purpose. Surface mount resistors and capacitors are smaller and therefore parasitics are of lower value and therefore have less influence on the properties of the amplifier. Another important issue is the pcb itself, which is no longer a simple carrier for all the parts and a medium to interconnect them. The pcb board becomes a real component itself and consequently contributes its own high frequency properties to the overall performance of the circuit. Sound practice dictates that a design have at least one ground plane on a pcb which provides a low impedance path for all decoupling capacitors and other ground connections. Care should be taken especially that on- board transmission lines have the same impedance as the cables to which they are connected - 50Ω for most applications and 75Ω in case of video and cable TV applications. Such transmission lines usually require much wider traces on a standard double sided PCB board than needed for a 'normal' trace. Another important issue is that inputs and outputs must not 'see' each other. This occurs if inputs and outputs are routed together over the pcb with only a small amount of physical separation, particularly when there is a high differential in signal level between them. Furthermore components should be placed as flat and low as possible on the surface of the PCB. For higher frequencies a long lead can act as a coil, a capacitor or an antenna. A pair of leads can even form a transformer. Careful design of the pcb avoids oscillations or other unwanted behaviors. For ultra high frequency designs only surface mount components will give acceptable results. (for more information see OA-15 (Literature Number [SNOA367](http://www.ti.com/lit/pdf/SNOA367)).

TI suggests the following evaluation boards as a guide for high frequency layout and as an aid in device testing and characterization.

![](_page_26_Picture_1153.jpeg)

These free evaluation boards are shipped when a device sample request is placed with Texas Instruments.

### **POWER SEQUENCING OF THE LMH6559**

<span id="page-26-0"></span>Caution should be exercised in applying power to the LMH6559. When the negative power supply pin is left floating it is recommended that other pins, such as positive supply and signal input should also be left unconnected. If the ground is floating while other pins are connected the input circuitry is effectively biased to ground, with a mostly low ohmic resistor, while the positive power supply is capable of delivering significant current through the circuit. This causes a high input bias current to flow which degrades the input junction. The result is an input bias current which is out of specification. When using inductive relays in an application care should be taken to connect first both power connections before connecting the bias resistor to the input.

SNOSA57C –APRIL 2003–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

# **REVISION HISTORY**

![](_page_27_Picture_109.jpeg)

![](_page_28_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_28_Picture_320.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

![](_page_29_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

**TEXAS NSTRUMENTS** 

www.ti.com 5-Jan-2022

## **TAPE AND REEL INFORMATION**

![](_page_30_Figure_5.jpeg)

![](_page_30_Figure_6.jpeg)

## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_30_Figure_8.jpeg)

![](_page_30_Picture_256.jpeg)

![](_page_31_Picture_0.jpeg)

www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**

![](_page_31_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_31_Picture_109.jpeg)

![](_page_32_Picture_0.jpeg)

www.ti.com 5-Jan-2022

## **TUBE**

![](_page_32_Figure_5.jpeg)

### \*All dimensions are nominal

![](_page_32_Picture_110.jpeg)

![](_page_33_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_33_Figure_5.jpeg)

NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

![](_page_33_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_34_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_34_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_35_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_35_Picture_8.jpeg)

![](_page_36_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR

![](_page_36_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.

![](_page_36_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR

![](_page_37_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_37_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR

![](_page_38_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_38_Picture_8.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated