









LM5185 SNVSBT5 - NOVEMBER 2023

# LM5185 100-V $_{\rm IN}$ PSR Flyback DC/DC Controller With Low I $_{\rm Q}$ and Low EMI

#### 1 Features

- **Functional Safety-Capable** 
  - Documentation available to aid functional safety system design
- 4.5-V to 100-V wide input voltage range
- Extended power range from less than 1 W to more than 50 W
- Robust PSR flyback design for reliable and rugged applications
  - Robust design with only a transformer crossing the isolation barrier
  - ±1.5% total output regulation accuracy
  - Optional VOUT temperature compensation
  - Input UVLO and thermal shutdown protection
  - Hiccup-mode overcurrent fault protection
  - 0.9-mm HV-LV pin spacing in 14-pin HTSSOP package
  - -40°C to +150°C junction temperature range
- Integration reduces design size and cost
  - No optocoupler or transformer auxiliary winding required for V<sub>OUT</sub> regulation
  - 2-A peak sink and 1-A peak source high-current power MOSFET gate driver
- High efficiency with best-in-class active I<sub>O</sub>
  - Quasi-resonant switching in boundary conduction mode (BCM) at heavy load
  - External VCC option for improved efficiency
  - High light-load efficiency with lowest I<sub>O</sub> (25-μA typical with external VCC)
  - Single and multiple output implementations

- Ultra-low conducted and radiated EMI signatures
  - Soft switching avoids diode reverse recovery
  - Designed for CISPR 32 EMI requirement
- Create a custom design using LM5185 with WEBENCH® Power Designer

## 2 Applications

- Factory automation and control: Isolated field transmitters, field actuators, and multiple output rails for analog input modules
- Motor drives: IGBT and SiC gate drive supplies
- Solar energy systems: Micro inverter and Solar power optimizer
- PoE PD DC/DC converters
- Building automation HVAC systems
- Generic isolated bias power rails for industrial and telecom systems
- Generic IGBT, MOSFET, GaN and SiC gate drivers

## 3 Description

The LM5185 is a primary-side regulated (PSR) flyback controller with high efficiency over a wide input voltage range of 4.5 V to 100 V. The isolated output voltage is sampled from the primaryside flyback voltage, eliminating the need for an optocoupler, voltage reference, or third winding from the transformer for output voltage regulation.

#### **Package Information**

| PART<br>NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE<br>(NOM)   |
|----------------|------------------------|--------------------------------|----------------------|
| LM5185         | PWP<br>(HTSSOP, 14)    |                                | 5.00 mm ×<br>4.40 mm |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Efficiency, V<sub>OUT</sub> = 16.4 V





#### **Table of Contents**

| 1 Features                           | 1              | 8 Application and Implementation                    | 17 |
|--------------------------------------|----------------|-----------------------------------------------------|----|
| 2 Applications                       |                | 8.1 Application Information                         | 17 |
| 3 Description                        |                | 8.2 Typical Applications                            |    |
| 4 Description (continued)            | <mark>2</mark> | 8.3 Power Supply Recommendations                    |    |
| 5 Pin Configuration and Functions    | 3              | 8.4 Layout                                          | 23 |
| 6 Specifications                     |                | 9 Device and Documentation Support                  |    |
| 6.1 Absolute Maximum Ratings         |                | 9.1 Device Support                                  | 25 |
| 6.2 ESD Ratings                      | 4              | 9.2 Documentation Support                           | 26 |
| 6.3 Recommended Operating Conditions |                | 9.3 Receiving Notification of Documentation Updates | 26 |
| 6.4 Thermal Information              |                | 9.4 Support Resources                               | 26 |
| 6.5 Electrical Characteristics       | <mark>5</mark> | 9.5 Trademarks                                      |    |
| 6.6 Typical Characteristics          | 7              | 9.6 Electrostatic Discharge Caution                 | 27 |
| 7 Detailed Description               |                | 9.7 Glossary                                        |    |
| 7.1 Overview                         |                | 10 Revision History                                 | 27 |
| 7.2 Functional Block Diagram         | 10             | 11 Mechanical, Packaging, and Orderable             |    |
| 7.3 Feature Description              | 10             | Information                                         | 28 |
| 7.4 Device Functional Modes          |                |                                                     |    |

## 4 Description (continued)

The high level of integration results in a simple, reliable, and high-density design with only a transformer crossing the isolation barrier. Boundary conduction mode (BCM) switching enables a compact magnetic design and better than ±1.5% load and line regulation performance. BCM supports applications of up to 100-V input with enhanced headroom for line transients.

The LM5185 flyback controller simplifies implementation of isolated DC/DC supplies with optional features to optimize performance for the target end equipment. The output voltage is set by one resistor, while an optional resistor improves output voltage accuracy by negating the thermal coefficient of the flyback diode voltage drop. The LM5185 controller, with the integrated high-current MOSFET gate driver, extends the power range from less than 1 W to more than 50 W, making the device a scalable and easy-to-migrate design over a wide power range. The tunable compensation using the COMP pin and the adjustable peak current limit with the current-sensing resistor make the design flexible and an excellent choice towards different application requirements.

Additional features include an internally-fixed or externally-programmable soft start, optional external VCC for higher efficiency, precision enable input with hysteresis for adjustable line UVLO, peak current-mode control with shunt current sensing, hiccup-mode overload protection, a high-current MOSFET gate driver, and thermal shutdown protection with automatic recovery. A connection to the high-voltage MOSFET drain is not required, thus increasing safety and simplifying PCB clearance distance requirements.

The LM5185 flyback controller is available in a 14-pin, 5-mm × 4.4-mm, thermally-enhanced HTSSOP package with 0.65-mm pin pitch.



## **5 Pin Configuration and Functions**



Figure 5-1. PWP Package 14-Pin HTSSOP (Top View)

**Table 5-1. Pin Functions** 

| PIN   |                                                                                                                                                                                            | TYPE(1)   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO.   | NAME                                                                                                                                                                                       | - ITPE(") | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 1     | EN                                                                                                                                                                                         | ı         | Enable input and undervoltage lockout (UVLO) programming pin. If the EN voltage is below 1.1 V, the converter is in shutdown mode with all functions disabled. If the EN/UVLO voltage is greater than 1.1 V and below 1.5 V, the converter is in standby mode with the internal regulator operational and no switching. If the EN/UVLO voltage is above 1.5 V, the start-up sequence begins. |  |  |  |
| 3     | тс                                                                                                                                                                                         | ı         | Temperature compensation pin. Tie a resistor from TC to RSET to compensate for the temperature coefficient of the forward voltage drop of the secondary diode, thus improving regulation at the secondary-side output.                                                                                                                                                                       |  |  |  |
| 4     | RSET                                                                                                                                                                                       | 1         | Reference resistor tied to GND to set the reference current for FB. Connect a 10-k $\Omega$ resistor from RSET to GND.                                                                                                                                                                                                                                                                       |  |  |  |
| 5     | AGND                                                                                                                                                                                       | G         | Analog ground. Ground connection of internal control circuits.                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 6     | SS                                                                                                                                                                                         | I         | Soft start input. Connect a capacitor from SS to AGND to adjust the output start-up time and input inrush current. If SS is left open, the internal 6-ms soft-start timer is activated.                                                                                                                                                                                                      |  |  |  |
| 7     | COMP                                                                                                                                                                                       | 0         | Transconductance error amplifier output. Connect the compensation network from COMP to AGND                                                                                                                                                                                                                                                                                                  |  |  |  |
| 8     | PGND                                                                                                                                                                                       | G         | Power Ground. Ground connection of the gate driver.                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 9     | cs                                                                                                                                                                                         | ı         | Current sense input pin. Connect to the positive side of the current sense resistor through a short path.                                                                                                                                                                                                                                                                                    |  |  |  |
| 10    | VCC                                                                                                                                                                                        | Р         | Output of the internal VCC regulator and supply voltage input of the MOSFET driver. Connect a ceramic bypass capacitor from this pin to PGND.                                                                                                                                                                                                                                                |  |  |  |
| 11    | GATE                                                                                                                                                                                       | 0         | N-channel MOSFET gate drive output. Connect directly to the gate of the N-channel MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                               |  |  |  |
| 13    | FB                                                                                                                                                                                         | 1         | Primary-side feedback pin. Connect a resistor from FB to SW. The ratio of the FB resistor to the resistor at the RSET pin sets the output voltage.                                                                                                                                                                                                                                           |  |  |  |
| 14    | VIN P/I Input supply connection. Source for internal bias regulators and input voltage sensing pin. Connect directly to the input supply of the converter with short, low impedance paths. |           |                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 2, 12 | NC                                                                                                                                                                                         | _         | No electrical connection.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|       | EP                                                                                                                                                                                         |           | Exposed Pad. Connect to AGND and the printed-circuit board ground plane to improve power dissipation.                                                                                                                                                                                                                                                                                        |  |  |  |

(1) P = Power, G = Ground, I = Input, O = Output



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)(1)

|                                                |                                | MIN  | MAX                    | UNIT |
|------------------------------------------------|--------------------------------|------|------------------------|------|
|                                                | VIN to AGND                    | -0.3 | 105                    | V    |
|                                                | EN/UVLO to AGND                | -0.3 | 105                    | V    |
|                                                | TC to AGND                     | -0.3 | 5.5                    | V    |
|                                                | SS to AGND                     | -0.3 | 5.5                    | V    |
| Input voltage                                  | FB to AGND                     | -0.3 | 105                    | V    |
| Input voltage                                  | FB to VIN                      | -0.3 | 0.3                    | V    |
|                                                | RSET to AGND                   | -0.3 | 3                      | V    |
|                                                | CS to AGND                     | -0.3 | 0.3                    | V    |
|                                                | VCC to AGND                    | -0.3 | 15                     | V    |
|                                                | PGND to AGND                   | -0.3 | 0.3                    | V    |
|                                                | GATE to AGND                   | -0.3 | V <sub>VCC</sub> + 0.3 | V    |
| Output voltage                                 | GATE to AGND (20-ns transient) | -1.5 |                        | V    |
|                                                | COMP to AGND                   | -0.3 | 5.5                    | V    |
| Operating junction temperature, T <sub>J</sub> |                                | -40  | 150                    | °C   |
| Storage temperati                              | ure, T <sub>stg</sub>          | -55  | 150                    | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                         |                                                            | VALUE | UNIT     |
|--------------------|-------------------------|------------------------------------------------------------|-------|----------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)     | ±2000 | V        |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±500  | <b>v</b> |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)

|                      |                                | MIN | NOM MAX | UNIT |
|----------------------|--------------------------------|-----|---------|------|
| V <sub>VIN</sub>     | Input voltage after turn on    | 4.5 | 100     | V    |
| V <sub>EN/UVLO</sub> | EN/UVLO voltage                |     | 100     | V    |
| $V_{FB}$             | FB voltage                     |     | 100     | V    |
| V <sub>VCC</sub>     | VCC voltage                    | 4.5 | 14      | V    |
| T <sub>J</sub>       | Operating junction temperature | -40 | 150     | °C   |

Submit Document Feedback

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### **6.4 Thermal Information**

|                       |                                              | LM5185       |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | UNIT |
|                       |                                              | 14 PINS      |      |
| R <sub>⊝JA</sub>      | Junction-to-ambient thermal resistance       | 52.8         | °C/W |
| R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance    | 49.3         | °C/W |
| R <sub>OJB</sub>      | Junction-to-board thermal resistance         | 28.3         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2.8          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 28.1         | °C/W |
| R <sub>OJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 11.2         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Electrical Characteristics**

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over the full –40°C to 150°C junction temperature range unless otherwise indicated.  $V_{IN}$  = 24 V and  $V_{EN/UVLO}$  = 2 V unless otherwise stated.

|                         | PARAMETER                            | TEST CONDITIONS                                         | MIN      | TYP  | MAX      | UNIT |
|-------------------------|--------------------------------------|---------------------------------------------------------|----------|------|----------|------|
| SUPPLY CU               | RRENT                                |                                                         |          |      |          |      |
| I <sub>SHUTDOWN</sub>   | VIN shutdown current                 | V <sub>EN/UVLO</sub> = 0 V                              |          | 1.7  |          | μA   |
| I <sub>ACTIVE</sub>     | VIN active current                   | V <sub>EN/UVLO</sub> = 2.5 V, V <sub>RSET</sub> = 1.8 V |          | 425  | 575      | μA   |
| I <sub>ACTIVE-VCC</sub> | VIN current with external VCC supply | V <sub>VCC</sub> = 8 V                                  |          | 25   | 40       | μA   |
| BIAS REGUI              | LATOR                                |                                                         |          |      |          |      |
| V <sub>VCC-REG</sub>    | VCC regulation voltage               |                                                         |          | 7    |          | V    |
| V <sub>VCC-UVLO</sub>   | VCC UVLO rising threshold            |                                                         |          | 4.25 |          | V    |
| V <sub>VCC-HYST</sub>   | VCC UVLO hysteresis                  |                                                         |          | 0.35 |          | V    |
| I <sub>VCC-LIM</sub>    | VCC sourcing current limit           |                                                         |          | 30   |          | mA   |
| ENABLE AN               | ID INPUT UVLO                        |                                                         | · ·      |      | ,        |      |
| V <sub>SD-RISING</sub>  | Standby threshold                    | V <sub>EN/UVLO</sub> rising                             |          | 0.8  | 1.1      | V    |
| V <sub>SD-FALLING</sub> | Shutdown threshold                   | V <sub>EN/UVLO</sub> falling                            | 0.3      |      |          | V    |
| V <sub>UV-RISING</sub>  | Enable threshold                     | V <sub>EN/UVLO</sub> rising                             | 1.45     | 1.5  | 1.53     | V    |
| V <sub>UV-HYST</sub>    | Enable voltage hysteresis            | V <sub>EN/UVLO</sub> falling                            | 0.04     | 0.05 |          | V    |
| UV-HYST                 | Enable current hysteresis            | V <sub>EN/UVLO</sub> = 1.6 V                            | 4.75     | 5    | 5.25     | μA   |
| FEEDBACK                |                                      |                                                         |          |      |          |      |
| RSET                    | RSET current                         | $R_{RSET} = 10 \text{ k}\Omega$                         |          | 100  |          | μA   |
| V <sub>RSET</sub>       | RSET regulation voltage              | $R_{RSET}$ = 10 k $\Omega$                              | 0.99     | 1    | 1.01     | V    |
| V <sub>FB-VIN1</sub>    | FB to VIN voltage                    | I <sub>FB</sub> = 80 μA                                 | -40      |      |          | mV   |
| V <sub>FB-VIN2</sub>    | FB to VIN voltage                    | I <sub>FB</sub> = 120 μA                                |          |      | 40       | mV   |
| ERROR AMP               | PLIFIER                              |                                                         |          |      |          |      |
| g <sub>m</sub>          | EA transconductance                  |                                                         |          | 600  |          | uS   |
| COMP-SRC                | V <sub>COMP</sub> source current     |                                                         |          | 100  |          | μA   |
| COMP-SNK                | V <sub>COMP</sub> sink current       |                                                         |          | -100 |          | μA   |
| SWITCHING               | FREQUENCY                            |                                                         |          |      |          |      |
| F <sub>SW-MIN</sub>     | Minimum switching frequency          |                                                         |          | 11   |          | kHz  |
| SW-MAX                  | Maximum switching frequency          |                                                         |          | 350  |          | kHz  |
| t <sub>ON-MIN</sub>     | Minimum switch on-time               |                                                         |          | 125  |          | ns   |
| DRIVER                  |                                      |                                                         | <u> </u> |      | <u>'</u> |      |
| V <sub>GATE-LOW</sub>   | GATE output low voltage              |                                                         |          | 0.02 |          | V    |



## **6.5 Electrical Characteristics (continued)**

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over the full -40°C to 150°C junction temperature range unless otherwise indicated.  $V_{IN}$  = 24 V and  $V_{EN/UVLO}$  = 2 V unless otherwise stated.

|                        | PARAMETER                         | TEST CONDITIONS                                 | MIN | TYP  | MAX  | UNIT |
|------------------------|-----------------------------------|-------------------------------------------------|-----|------|------|------|
| V <sub>GATE-HIGH</sub> | GATE output high voltage          |                                                 |     | 0.07 |      | V    |
| t <sub>GATE-RISE</sub> | GATE output rise time             |                                                 |     | 30   |      | ns   |
| t <sub>GATE-FALL</sub> | GATE output fall time             |                                                 |     | 15   |      | ns   |
| DIODE THE              | RMAL COMPENSATION                 |                                                 |     |      |      |      |
| V <sub>TC</sub>        | TC voltage                        | I <sub>TC</sub> = ±10 μA, T <sub>J</sub> = 25°C |     | 1    | 1.05 | V    |
| SOFT-STAR              | T AND BIAS                        |                                                 |     |      |      |      |
| I <sub>SS</sub>        | SS ext capacitor charging current |                                                 |     | 5    |      | μΑ   |
| t <sub>SS</sub>        | Internal SS time                  |                                                 |     | 6    |      | ms   |
| CURRENT L              | IMIT                              |                                                 |     |      |      |      |
| V <sub>CS-MAX</sub>    | Peak current limit threshold max  |                                                 | 95  | 100  | 105  | mV   |
| V <sub>CS-MIN</sub>    | Peak current limit threshold min  |                                                 | 18  | 20   | 22   | mV   |
| t <sub>CS-DELAY</sub>  | Peak current limit response time  |                                                 |     | 35   |      | ns   |
| THERMAL S              | HUTDOWN                           |                                                 | •   |      |      |      |
| T <sub>SD</sub>        | Thermal shutdown threshold        | T <sub>J</sub> rising                           |     | 175  |      | °C   |
| T <sub>SD-HYS</sub>    | Thermal shutdown hysteresis       |                                                 |     | 10   |      | °C   |



## 6.6 Typical Characteristics

 $V_{IN}$  = 24 V (unless otherwise stated).





## 6.6 Typical Characteristics (continued)

 $V_{IN}$  = 24 V (unless otherwise stated).





## **6.6 Typical Characteristics (continued)**

 $V_{IN}$  = 24 V (unless otherwise stated).





## 7 Detailed Description

## 7.1 Overview

The LM5185 primary-side regulated (PSR) flyback controller is a high-density, cost-effective design for industrial systems requiring isolated DC/DC power from less than 1 W to more than 50 W. This compact, easy-to-use flyback controller with low  $I_Q$  can be applied over a wide input voltage range from 4.5 V to 100 V. Innovative frequency and current amplitude modulation enables high conversion efficiency across the entire load and line range. Primary-side regulation of the isolated output voltage using sampled values of the primary winding voltage eliminates the need for an optocoupler or an auxiliary transformer winding for feedback. Regulation performance that rivals that of traditional optocoupler designs is achieved without the associated cost, design size, and reliability concerns. The LM5185 controller services a wide range of applications, including IGBT and SiC-based motor drives, factory automation, and medical equipment.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Power MOSFET Gate Driver

The LM5185 is a flyback DC/DC controller with integrated N-channel power MOSFET gate driver that can sink a peak current of 2 A and source a peak current of 1 A. During the MOSFET on-time, the transformer primary current increases from zero with a slope of  $V_{IN}$  /  $L_{MAG}$  (where  $L_{MAG}$  is the transformer primary-referred magnetizing inductance) while the output capacitor supplies the load current. When the MOSFET is turned off by the gate driver, the switch voltage  $V_{SW}$  swings up to approximately  $V_{IN}$  + ( $N_{PS} \times V_{OUT}$ ), where  $N_{PS} = N_P/N_S$  is the primary-to-secondary turns ratio of the transformer. The magnetizing current flows in the secondary side through the flyback diode, charging the output capacitor and supplying current to the load. Duty cycle D is defined as  $t_{ON}$  /  $t_{SW}$ , where  $t_{ON}$  is the MOSFET conduction time and  $t_{SW}$  is the switching period.

Figure 7-1 shows a typical schematic of the LM5185 PSR flyback circuit. Components denoted in red are optional depending on the application requirements.

Submit Document Feedback



Figure 7-1. LM5185 Flyback Converter Schematic (Optional Components in Red)

### 7.3.2 PSR Flyback Modes of Operation

The LM5185 uses a variable-frequency, peak current-mode (VFPCM) control architecture with three possible modes of operation as illustrated in Figure 7-2.



Figure 7-2. Three Modes of Operation Illustrated by Variation of Switching Frequency With Load

The LM5185 operates in boundary conduction mode (BCM) at heavy loads. The power MOSFET turns on when the current in the secondary winding reaches zero, and the MOSFET turns off when the peak primary current reaches the level dictated by the output of the internal error amplifier. As the load is decreased, the frequency increases to maintain BCM operation. Equation 1 gives the duty cycle of the flyback converter in BCM.

$$D = \frac{(V_{OUT} + V_D) \times N_{PS}}{V_{IN} + (V_{OUT} + V_D) \times N_{PS}}$$

$$\tag{1}$$

where

V<sub>D</sub> is the forward voltage drop of the flyback diode as the current approaches zero



Equation 2 gives the output power in BCM, where the applicable switching frequency and peak primary current are specified by Equation 3 and Equation 4, respectively.

$$P_{OUT(BCM)} = \frac{L_{MAG} \times I_{PRI - PK(BCM)}^2}{2} \times F_{SW(BCM)}$$
(2)

$$F_{SW(BCM)} = \frac{1}{I_{PRI - PK(BCM)} \times \left(\frac{L_{MAG}}{V_{IN}} + \frac{L_{MAG}}{N_{PS} \times (V_{OUT} + V_{D})}\right)}$$
(3)

$$I_{PRI-PK(BCM)} = \frac{2 \times (V_{OUT} + V_D) \times I_{OUT}}{V_{IN} \times D}$$
(4)

As the load decreases, the LM5185 clamps the maximum switching frequency to 350 kHz, and the converter enters discontinuous conduction mode (DCM). The power delivered to the output in DCM is proportional to the peak primary current squared as given by Equation 5 and Equation 6. Thus, as the load decreases, the peak current reduces to maintain regulation at 350-kHz switching frequency.

$$P_{OUT(DCM)} = \frac{L_{MAG} \times I_{PRI-PK(DCM)}^2}{2} \times F_{SW(DCM)}$$
(5)

$$I_{PRI-PK(DCM)} = \sqrt{\frac{2 \times I_{OUT} \times (V_{OUT} + V_D)}{L_{MAG} \times F_{SW(DCM)}}}$$
 (6)

$$D_{DCM} = \frac{L_{MAG} \times I_{PRI} - PK(DCM) \times FSW(DCM)}{V_{IN}}$$
(7)

At even lighter loads, the primary-side peak current set by the internal error amplifier decreases to a minimum level of 20 mV on  $V_{CS}$ , or 20% of the 100-mV peak value, and the MOSFET gate off-time extends to maintain the output load requirement. The system operates in frequency foldback mode (FFM), and the switching frequency decreases as the load current is reduced. Other than a fault condition, the lowest frequency of operation of the LM5185 is 11 kHz, which sets a minimum load requirement of approximately 0.5% full load.

#### 7.3.3 High Voltage VCC Regulator

The LM5185 has an internal wide input VCC regulator that provides the bias supply for the PWM controller and the gate driver for the external power MOSFET. The VCC regulator is sourced from VIN pin and allows a wide input range from 4.5 V to 100 V. When the input voltage is below the VCC setpoint level, the VCC voltage tracks VIN minus a small voltage drop.

At power up, the VCC regulator sources current into the capacitor connected at the VCC pin. When the VCC voltage exceeds 4.25 V (typical) and the EN/UVLO pin voltage is greater than 1.5 V (typical), the soft-start sequence begins. The output remains active unless the VCC voltage falls below the VCC UVLO falling threshold of 3.9 V (typical) or EN/UVLO is switched to a low state. Connect a ceramic capacitor from VCC to PGND. The recommended range of VCC capcitor is from 1  $\mu$ F to 4.7  $\mu$ F.

The LM5185 has an external VCC supply feature that reduces input quiescent current and increases efficiency. When the external VCC supply voltage is greater than the VCC regulation target, the external VCC supply powers the VCC. This external supply can be an external voltage source or from a transformer auxiliary winding as shown in Figure 7-3. The VIN pin voltage must be greater than the VCC voltage when external VCC is used.





Figure 7-3. External VCC Supply Using Transformer Auxiliary Winding

#### 7.3.4 Setting the Output Voltage

To minimize output voltage regulation error, the LM5185 senses the reflected secondary voltage when the secondary current reaches zero. The feedback (FB) resistor, which is connected between SW and FB, is determined using Equation 8, where  $R_{\text{SET}}$  is nominally 10 k $\Omega$ .

$$R_{FB} = \left(V_{OUT} + V_D\right) \times N_{PS} \times \frac{R_{SET}}{V_{RFF}} \tag{8}$$

## 7.3.4.1 Diode Thermal Compensation

The LM5185 employs a unique thermal compensation circuit that adjusts the feedback setpoint based on the thermal coefficient of the forward voltage drop of the flyback diode. Even though the output voltage is measured when the secondary current is effectively zero, there is still a non-zero forward voltage drop associated with the flyback diode. Select the thermal compensation resistor using Equation 9.

$$R_{TC}[k\Omega] = \frac{R_{FB}[k\Omega]}{N_{PS}} \times \frac{3.8}{TC_{Diode}[mV/^{\circ}C]}$$
(9)

The temperature coefficient of the diode voltage drop can not be explicitly provided in the diode data sheet, so the effective value can be estimated based on the measured output voltage shift over temperature when the TC resistor is not installed.

## 7.3.5 Control Loop Error Amplifier

The inputs of the error amplifier include a level-shifted version of the FB voltage and an internal 1-V reference set by the resistor at RSET. The output of the error amplifier is connected to the COMP pin, allowing the use of a Type 2 loop compensation network to stabilize the converter. R<sub>COMP</sub>, C<sub>COMP</sub>, and optional C<sub>HF</sub> loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. In BCM operation when the output voltage is in regulation, an on-time interval is initiated when the



secondary current reaches zero. The power MOSFET is subsequently turned off when an amplified version of the peak primary current exceeds the error amplifier output.

#### 7.3.6 Precision Enable

The precision EN/UVLO input supports adjustable input undervoltage lockout (UVLO) with hysteresis for application specific power-up and power-down requirements. EN/UVLO connects to a comparator with a 1.5-V reference voltage and 50-mV hysteresis. An external logic signal can be used to drive the EN/UVLO input to toggle the output on and off for system sequencing or protection. The simplest way to enable the LM5185 is to connect EN/UVLO directly to  $V_{IN}$ . This connection allows the LM5185 to start up when  $V_{IN}$  is within the valid operating range. However, many applications benefit from using resistor divider  $R_{UV1}$  and  $R_{UV2}$  as shown in Figure 7-4 to establish a precision UVLO level.



Figure 7-4. Programmable Input Voltage UVLO With Hysteresis

Use Equation 10 and Equation 11 to calculate the input UVLO voltages turn-on and turn-off voltages, respectively.

$$V_{IN(ON)} = V_{UV-RISING} \times \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) \tag{10}$$

where

- $V_{UV\text{-RISING}}$  and  $V_{UV\text{-FALLING}}$  are the UVLO comparator thresholds
- I<sub>UV-HYST</sub> is the hysteresis current

$$V_{IN(OFF)} = V_{UV-FALLING} \times \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) - I_{UV-HYST} \times R_{UV1}$$
(11)

The LM5185 also provides a low- $I_Q$  shutdown mode when the EN/UVLO voltage is pulled below a base-emitter voltage drop (approximately 0.6 V at room temperature). If the EN/UVLO voltage is below this hard shutdown threshold, the internal LDO regulator powers off, and the internal bias-supply rail collapses, shutting down the bias currents of the LM5185. The LM5185 operates in standby mode when the EN/UVLO voltage is between the hard shutdown and precision-enable thresholds.

#### 7.3.7 Configurable Soft Start

The LM5185 has a flexible and easy-to-use soft-start control pin, SS. The soft-start feature prevents inrush current impacting the LM5185 and the input supply when power is first applied. This is achieved by controlling the voltage at the output of the internal error amplifier. Soft start is achieved by slowly ramping up the target regulation voltage when the device is first enabled or powered up. Selectable and adjustable start-up timing options include a 6-ms internally-fixed soft start and an externally-programmable soft start.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



The simplest way to use the LM5185 is to leave SS open. The LM5185 employs an internal soft-start control ramp and starts up to the regulated output voltage in 6 ms.

However, in applications with a large amount of output capacitance, higher  $V_{OUT}$ , or other special requirements, the soft-start time can be extended by connecting an external capacitor  $C_{SS}$  from SS to AGND. A longer soft-start time further reduces the supply current needed to charge the output capacitors while sourcing the required load current. When the EN/UVLO voltage exceeds the UVLO rising threshold and a delay of 20  $\mu$ s expires, an internal current source  $I_{SS}$  of 5  $\mu$ A charges  $C_{SS}$  and generates a ramp to control the primary current amplitude. Calculate the soft-start capacitance for a desired soft-start time,  $I_{SS}$ , using Equation 12.

$$C_{SS}[nF] = 5 \times t_{SS}[ms] \tag{12}$$

C<sub>SS</sub> is discharged by an internal FET when switching is disabled by EN/UVLO or thermal shutdown.

#### 7.3.8 Minimum On-Time and Off-Time

When the power MOSFET is turned off, the leakage inductance of the transformer resonates with the SW node parasitic capacitance. The resultant ringing behavior can be excessive with large transformer leakage inductance and can corrupt the secondary zero-current detection. To prevent such a situation, a minimum switch off-time, designated as  $t_{OFF-MIN}$ , of 400 ns, is set internally to make sure of proper functionality.

Furthermore, noise effects as a result of power MOSFET turn-on can impact the internal current sense circuit measurement. To mitigate this effect, the LM5185 provides a blanking time after the MOSFET turns on. This blanking time forces a minimum on-time, ton-MIN, of 125 ns.

## 7.3.9 Current Sensing and Overcurrent Protection

The device has a low-side current sense through the CS pin. The PWM controller and the cycle-by-cycle peak current limit protection circuit use the low-side current sense. If required, a small external RC filter at the CS pin can be added to overcome the leading edge noise of the current sense signal.

In case of an overcurrent condition on the isolated output or outputs, the output voltage drops lower than the regulation level because the maximum power delivered is limited by the peak current capability on the primary side. The peak primary current is maintained at 100 mV on  $V_{CS}$  (plus an amount related to the 100-ns propagation delay of the current limit comparator) until the output decreases to the secondary diode voltage drop to impact the reflected signal on the primary side. At this point, the LM5185 assumes the output cannot be recovered and re-calibrates the switching frequency to 9 kHz until the overload condition is removed. The LM5185 responds with similar behavior to an output short circuit condition.

For a given input voltage, Equation 13 gives the maximum output current prior to the engagement of overcurrent protection. The typical threshold value for I<sub>SW-PEAK</sub> from the *Electrical Characteristics* is 100 mV / R<sub>CS</sub>.

$$I_{OUT(\text{max})} = \frac{\eta}{2} \times \frac{I_{SW - PEAK}}{\left(\frac{V_{OUT}}{V_{IN}} + \frac{1}{N_{PS}}\right)}$$
(13)

#### 7.3.10 Thermal Shutdown

Thermal shutdown is an integrated self-protection to limit junction temperature and prevent damage related to overheating. Thermal shutdown turns off the device when the junction temperature exceeds 175°C to prevent further power dissipation and temperature rise. Junction temperature decreases after shutdown, and the LM5185 restarts when the junction temperature falls to 165°C.

Copyright © 2023 Texas Instruments Incorporated



#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

EN/UVLO facilitates ON and OFF control for the LM5185. When  $V_{EN/UVLO}$  is below approximately 0.6 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 1.7  $\mu$ A at  $V_{IN}$  = 24 V. The LM5185 also employs internal bias rail undervoltage protection. If the internal bias supply voltage is below the UV threshold, the converter remains off.

#### 7.4.2 Standby Mode

The internal bias rail LDO regulator has a lower enable threshold than the converter itself. When  $V_{\text{EN/UVLO}}$  is above 0.6 V and below the precision-enable threshold (1.5 V typically), the internal LDO is on and regulating. The precision enable circuitry is turned on after the VCC is above the UV threshold. The switching action and voltage regulation are not enabled until  $V_{\text{EN/UVLO}}$  rises above the precision enable threshold.

#### 7.4.3 Active Mode

The LM5185 is in active mode when  $V_{\text{EN/UVLO}}$  is above the precision-enable threshold and the internal bias rail is above the UV threshold. The LM5185 operates in one of three modes depending on the load current requirement:

- 1. Boundary conduction mode (BCM) at heavy loads
- 2. Discontinuous conduction mode (DCM) at medium loads
- 3. Frequency foldback mode (FFM) at light loads

Refer to the PSR Flyback Modes of Operation section for more detail.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The LM5185 requires only a few external components to convert from a wide range of supply voltages to one or more isolated output rails. To expedite and streamline the process of designing of a LM5185-based converter, a comprehensive quick-start calculator is available for download to assist the designer with component selection for a given application. WEBENCH® online software is also available to generate complete designs, leveraging iterative design procedures and access to comprehensive component databases. The following sections discuss the design procedure for a single-output implementations using a specific circuit design example.

As mentioned previously, the LM5185 also integrates several optional features to meet system design requirements, including precision enable, input UVLO, programmable soft start, output voltage thermal compensation, adjustable peak current limit, compensation network, and external VCC supply connection. Each application incorporates these features as needed for a more comprehensive design.

The application circuits detailed in the *Typical Applications* show LM5185 configuration options designed for several application use cases. Refer to the *LM5185EVM-SIO* user's guide for more detail.

## 8.2 Typical Applications

For step-by-step design procedures, circuit schematics, bill of materials, PCB files, simulation and test results of LM5185-powered implementations, refer to the *TI Reference Design* library.

#### 8.2.1 Design 1: Wide V<sub>IN</sub>, Low I<sub>Q</sub> PSR Flyback Converter Rated at 16.4 V, 1 A

Figure 8-1 shows the schematic diagram of a 16.4-V, 1-A PSR flyback converter.



Figure 8-1. Schematic for Design 1 With  $V_{IN}$  = 20 V to 60 V,  $V_{OUT}$  = 16.4 V,  $I_{OUT}$  = 1 A



#### 8.2.1.1 Design Requirements

Table 8-1 shows the required input, output, and performance parameters for this application example.

Table 8-1. Design Parameters

| DESIGN PARAMETER          | VALUE             |
|---------------------------|-------------------|
| Input voltage range       | 20 V to 60 V      |
| Input UVLO thresholds     | 19 V on, 18 V off |
| Output voltage            | 16.4 V            |
| Rated load current        | 1 A               |
| Output voltage regulation | ±1.5%             |

The target full-load efficiency is 89% based on a nominal input voltage of 24 V and an isolated output voltage of 16.4 V. The LM5185 is chosen to deliver a fixed 16.4-V output voltage set by resistor  $R_{FB}$  connected between the SW and FB pins. The input voltage turn-on and turn-off thresholds are established by  $R_{UV1}$  and  $R_{UV2}$ . Refer to the LM5185-Q1 Single-Isolated-Output Evaluation Module user's guide for the detailed component list.

### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5185 device with WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2.2 Custom Design With Excel Quickstart Tool

Select components based on the converter specifications using the LM5185 quick-start calculator.

#### 8.2.1.2.3 Flyback Transformer T<sub>1</sub> and Current-Sense Resistor (R<sub>CS</sub>)

The turns ratio of the transformer is selected such that the maximum duty cycle is smaller than 70%. While the maximum duty cycle can approach 80% if needing a particularly wide input voltage application, the maximum duty cycle increases the peak current stress of the secondary-side components. The turns ratio for this design is 1:1.

$$N_{PS} < \frac{D_{MAX}}{1 - D_{MAX}} \times \frac{V_{IN(min)}}{V_{OUT} + V_D} = \frac{0.7}{1 - 0.7} \times \frac{20 \text{ V}}{16.4 \text{ V} + 0.3 \text{ V}} = 2.8$$
 (14)

The magnetizing inductance is selected based on the switching frequency being 250 kHz for the nominal  $V_{IN}$  at 24 V at full load 1 A. The 250 kHz is usually a good tradeoff for flyback design in terms of transformer size and overall efficiency, and so forth. Use Equation 1, Equation 4, and Equation 3 to calculate the required inductance. A value of 12  $\mu$ H is chosen for this design. Use Equation 4 to calculate the primary peak current and the peak current with the selected 12- $\mu$ H 1:1 transformer is 3.7 A. By giving a 15% margin, the peak current limit is around 4.3 A. Use Equation 15 to calculate the R<sub>CS</sub>. In this design, R<sub>CS</sub> is set to 20 m $\Omega$ . A small RC filter (100  $\Omega$ , 100 pF) is added to overcome the leading edge noise of the current sense signal.

Product Folder Links: LM5185



$$R_{CS} \le \frac{V_{CS-MAX}}{I_{pk}} = \frac{100 \text{mV}}{4.3 \text{A}} = 23.3 m\Omega$$
 (15)

Note that a higher magnetizing inductance provides a larger operating range for BCM and FFM, but the leakage inductance can increase based on a higher number of primary turns, N<sub>P</sub>. Equation 16 and Equation 17 give the primary and secondary winding RMS currents, respectively.

$$I_{PRI-RMS} = \sqrt{\frac{D}{3}} \times I_{PRI-PK} \tag{16}$$

$$I_{SEC-RMS} = \sqrt{\frac{2 \times I_{OUT} \times I_{PRI-PK} \times N_{PS}}{3}}$$
(17)

#### 8.2.1.2.4 Flyback Diode - DFLY

The flyback diode reverse voltage is given by Equation 18.

$$V_{D-REV} \ge \frac{V_{IN}(MAX)}{N_{PS}} + V_{OUT} = \frac{60 \text{ V}}{1} + 16.4 \text{ V} = 76.4 \text{ V}$$
 (18)

Select a 100-V, 5-A Schottky diode for this application to account for inevitable diode voltage overshoot and ringing related to the resonance of transformer leakage inductance and diode parasitic capacitance. Connect an appropriate RC snubber circuit (for example, 100  $\Omega$  and 150 pF) across the flyback diode if needed, particularly if the transformer leakage inductance is high. Also, choose a flyback diode with current rating that aligns with the maximum peak secondary winding current of N<sub>PS</sub> × I<sub>SW-PEAK</sub>.

### 8.2.1.2.5 Leakage Inductance Clamp Circuit - D<sub>F</sub>, D<sub>CLAMP</sub>

Connect a diode-Zener clamp circuit across the primary winding to limit the peak switch voltage after MOSFET turnoff below the maximum level of the external MOSFET rating.

Choose a 28-V Zener diode for  $D_{CLAMP}$  to give a clamp voltage of approximately 1.5 times the reflected output voltage, as specified by Equation 19. This action provides a balance between the maximum switch voltage excursion and the leakage inductance demagnetization time. Select a Zener diode with low package parasitic inductance to manage the high slew-rate current during the switch turn-off transition.

$$V_{DZ(clamp)} = 1.5 \times N_{PS} \times (V_{OUT} + V_D) = 1.5 \times 1 \times (16.4 \text{ V} + 0.4 \text{ V}) = 25.2 \text{ V}$$
 (19)

Choose an ultra-fast switching diode or Schottky diode for D<sub>F</sub> with reverse voltage rating greater than the maximum input voltage.

## 8.2.1.2.6 Feedback Resistor - RFB

Select a feedback resistor, designated  $R_{FB}$ , of 166 k $\Omega$  based on the secondary winding voltage at the end of the flyback conduction interval (the sum of the 16.4-V output voltage and the Schottky diode forward voltage drop as the current approaches zero) reflected by the transformer turns ratio of 1:1.

$$R_{FB} = \frac{(V_{OUT} + V_D) \times N_{PS}}{0.1 \text{ mA}} = \frac{(16.4 \text{ V} + 0.2 \text{ V}) \times 1}{0.1 \text{ mA}} = 166 \text{ k}\Omega$$
 (20)

#### 8.2.1.2.7 Thermal Compensation Resistor - R<sub>TC</sub>

Select a resistor for output voltage thermal compensation, designated  $R_{TC}$ , based on Equation 21. The 294-k $\Omega$  resistor is selected for this design.

$$R_{TC}[k\Omega] = \frac{R_{FB}[k\Omega]}{N_{PS}} \times \frac{3.8}{TC_{Diode}[mV/^{\circ}C]} = \frac{166 \times 3.8}{1 \times 2.1} = 300k\Omega$$
 (21)



#### 8.2.1.2.8 UVLO Resistors – R<sub>UV1</sub>, R<sub>UV2</sub>

Given  $V_{IN(on)}$  and  $V_{IN(off)}$  as the input voltage turn-on and turn-off thresholds of 19.3 V and 17.6 V, respectively, select the upper and lower UVLO resistors using the following expressions:

$$R_{UV1} = \frac{V_{IN(on)} \times \frac{V_{UV} - FALLING}{V_{UV} - RISING} - V_{IN(off)}}{I_{UV} - HYST} = \frac{19.3 \text{ V} \times \frac{1.45 \text{ V}}{1.5 \text{ V}} - 17.6 \text{ V}}{5 \text{ \mu A}} = 212 \text{ k}\Omega$$
 (22)

$$R_{UV2} = R_{UV1} \times \frac{V_{UV - RISING}}{V_{IN(on)} - V_{UV - RISING}} = 212 \text{ k}\Omega \times \frac{1.5 \text{ V}}{19.3 \text{ V} - 1.5 \text{ V}} = 17.9 \text{ k}\Omega$$
 (23)

The nearest standard E96 resistor values for  $R_{UV1}$  and  $R_{UV2}$  are 200 k $\Omega$  and 16.9 k $\Omega$ , respectively. Calculate the actual input voltage turn-on and turn-off thresholds as follows:

$$V_{IN(on)} = V_{UV - RISING} \times \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) = 1.5 \text{ V} \times \left(1 + \frac{200 \text{ k}\Omega}{16.9 \text{ k}\Omega}\right) = 19.25 \text{ V}$$
 (24)

$$V_{IN(off)} = V_{UV-FALLING} \times \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) - I_{UV-HYST} \times R_{UV1} = 1.45 \text{ V} \times \left(1 + \frac{200 \text{ k}\Omega}{16.9 \text{ k}\Omega}\right) - 5 \text{ } \mu\text{A} \times 200 \text{ k}\Omega = 17.61 \text{ V} \tag{25}$$

#### 8.2.1.2.9 Soft-Start Capacitor - C<sub>SS</sub>

Connect an external soft-start capacitor for a specific soft-start time. In this example, select a soft-start capacitance of 100 nF based on Equation 12 to achieve a soft-start time of 20 ms.

For technical solutions, industry trends, and insights for designing and managing power supplies, please refer to TI's *Power Management* technical articles.

#### 8.2.1.2.10 Compensation Components

Choose compensation components for a stable control loop using the procedure outlined as follows.

First, calculate the power stage transfer function with Equation 26.  $L_{mag}$  is the magnetizing inductance of the transformer.  $C_{out}$  is the output capacitance.  $R_{load}$  is the load resistance.

$$G_{pw}(s) = A_M \times A_{CS} \times \frac{\left(1 - \frac{s}{\omega_{ZRHP}}\right)\left(1 + \frac{s}{\omega_{ZESR}}\right)}{1 + \frac{s}{\omega_p}}$$
(26)

where

$$A_{M} = \frac{R_{load} \times N_{ps} \times (1 - D)}{2 \times (1 + D)}$$

$$(27)$$

$$A_{CS} = \frac{1}{10 \times R_{CS}} \tag{28}$$

$$\omega_{ZRHP} = \frac{(1-D)^2}{D} \frac{R_{load} \times N_{ps}^2}{L_{mag}}$$
 (29)

$$\omega_{ZESR} = \frac{1}{C_{out} \times R_{ESR}} \tag{30}$$

$$\omega_p = \frac{1+D}{C_{out} \times R_{load}} \tag{31}$$

Next, use Equation 32 to calculate the power stage gain at the cross-over frequency  $F_{co}$  which is selected to be 1 kHz for this design.

$$Gain(F_{co}) = 20 \times \log(|G_{nw}(2j \times \pi \times F_{co})|)$$
(32)



Select R<sub>COMP</sub> to satisfy the desired cross-over frequency.

$$R_{COMP} = \frac{10^{-\frac{Gain(F_{co})}{20}}}{g_m} R_{FB} \frac{100 \,\mu\text{A}}{V_{ref}} \tag{33}$$

Select  $C_{\text{COMP}}$  to set the compensator zero at 2 times of the load pole.

$$C_{COMP} = \frac{1}{2 \times \omega_p \times R_{COMP}} \tag{34}$$

Select  $C_{\text{HF}}$  to set the compensator pole at 50 to 200 times the compensator zero.

$$C_{HF} = \frac{C_{COMP}}{150} \tag{35}$$



#### 8.2.1.3 Application Curves

Unless otherwise stated, application performance curves were taken at  $T_A = 25$ °C.



#### 8.3 Power Supply Recommendations

The LM5185 flyback controller operates over a wide input voltage range from 4.5 V to 100 V. The characteristics of the input supply must be compatible with the design specification ranges. In addition, the input supply must be capable of delivering the required input current to the fully-loaded regulator. Estimate the average input current with Equation 36.

$$I_{IN} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta} \tag{36}$$

where

#### • η is the efficiency

If the converter is connected to an input supply through long wires or PCB traces with a large impedance, special care is required to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse effect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the regulator is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps damp the input resonant circuit and reduce any voltage



overshoots. A capacitance in the range of 22  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and helps to hold the input voltage steady during large load transients. A typical ESR of 200 m $\Omega$  provides enough damping for most input circuit configurations.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The application report *Simple Success with Conducted EMI for DC-DC Converters* provides helpful suggestions when designing an input filter for any switching regulator.

#### 8.4 Layout

The performance of any switching converter depends as much upon PCB layout as it does the component selection. The following guidelines are provided to assist with designing a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

#### 8.4.1 Layout Guidelines

PCB layout is critical for good power supply design. There are several paths that conduct high slew-rate currents or voltages that can interact with transformer leakage inductance or parasitic capacitance to generate noise and EMI or degrade the performance of the power supply.

- Bypass VIN to GND with a low-ESR ceramic capacitor, preferably of X7R or X7S dielectric. Place C<sub>IN</sub>
  as close as possible to the LM5185 VIN and GND pins. Ground return paths for the input capacitor or
  capacitors must consist of localized top-side planes that connect to the GND pin and exposed PAD.
- 2. Minimize the loop area formed by the input capacitor connections and the VIN and GND pins.
- 3. Locate the transformer close to the switch node. Minimize the area of the switch trace or plane to prevent excessive e-field or capacitive coupling.
- 4. Minimize the loop area formed by the diode-Zener clamp circuit connections and the primary winding terminals of the transformer.
- 5. Minimize the loop area formed by the flyback rectifying diode, output capacitor, and the secondary winding terminals of the transformer.
- 6. Tie the GND pin directly to the DAP under the device and to a heat-sinking PCB ground plane.
- 7. Use a ground plane in one of the middle layers as a noise shielding and heat dissipation path.
- 8. Have a single-point ground connection to the plane. Route the return connections for the reference resistor, soft start, and enable components directly to the GND pin. This guidelines prevents any switched or load currents from flowing in analog ground traces. If not properly handled, poor grounding results in degraded load regulation or erratic output voltage ripple behavior.
- 9. Make V<sub>IN+</sub>, V<sub>OUT+</sub>, and ground bus connections short and wide. This guidelines reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- 10. Minimize trace length to the FB pin. Locate the feedback resistor close to the FB pin.
- 11. Locate components R<sub>SET</sub>, R<sub>TC</sub>, and C<sub>SS</sub> as close as possible to their respective pins. Route with minimal trace lengths.
- 12. Place a capacitor between input and output return connections to route common-mode noise currents directly back to their source.
- 13. Provide adequate heatsinking for the LM5185 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the DAP to the PCB ground plane. If the PCB has multiple copper layers, connect these thermal vias to inner-layer ground planes. The connection to V<sub>OUT+</sub> provides heatsinking for the flyback diode.



## 8.4.2 Layout Examples



Figure 8-6. Single-Output PCB Layout Example



## 9 Device and Documentation Support

## 9.1 Device Support

## 9.1.1 Development Support

Besides the PSR flyback controller family, TI also provides the PSR flyback converter family which have integrated MOSFET. With input voltage range and current capability as specified in Table 9-1, the PSR flyback DC/DC converter family of parts from TI provides flexibility, scalability and optimized design size for a range of applications. Note that the converter devices are not pin-to-pin compatible with the controller devices.

Using an 8-pin WSON package with 4-mm × 4-mm footprint and 0.8-mm pin pitch, these converters enable isolated DC/DC designs with high density and low component count.

Table 9-1. PSR Flyback DC/DC Converter Family

| PSR FLYBACK     | INPUT VOLTAGE | PEAK SWITCH CURRENT | MAXIMUM LOAD CURRE      | ENT, V <sub>OUT</sub> = 12 V, N <sub>PS</sub> = 1 |
|-----------------|---------------|---------------------|-------------------------|---------------------------------------------------|
| DC/DC CONVERTER | RANGE         | PEAR SWITCH CORRENT | V <sub>IN</sub> = 4.5 V | V <sub>IN</sub> = 13.5 V                          |
| LM5181          | 4.5 V to 65 V | 0.75 A              | 90 mA                   | 180 mA                                            |
| LM5180          | 4.5 V to 65 V | 1.5 A               | 180 mA                  | 360 mA                                            |
| LM25180         | 4.5 V to 42 V | 1.5 A               | 180 mA                  | 360 mA                                            |
| LM25183         | 4.5 V to 42 V | 2.5 A               | 300 mA                  | 600 mA                                            |
| LM25184         | 4.5 V to 42 V | 4.1 A               | 500 mA                  | 1 A                                               |

### For development support, see the following:

- LM5185Quick-start Calculator.
- LM5185 Simulation Models.
- For TI's reference design library, visit TI Designs.
- For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center.
- To view a related device of this product, see the LM25185 product page.
- TI Designs:
  - Isolated IGBT Gate-Drive Power Supply Reference Design With Integrated Switch PSR Flyback Controller
  - Compact, Efficient, 24-V Input Auxiliary Power Supply Reference Design for Servo Drives
  - Reference Design for Power-Isolated Ultra-Compact Analog Output Module
  - HEV/EV Traction Inverter Power Stage with 3 Types of IGBT/SiC Bias-Supply Solutions Reference Design
  - 4.5-V to 65-V Input, Compact Bias Supply With Power Stage Reference Design for IGBT/SiC Gate Drivers
  - Channel-to-Channel Isolated Analog Input Module Reference Design
  - SiC/IGBT Isolated Gate Driver Reference Design With Thermal Diode and Sensing FET
  - >95% Efficiency, 1-kW Analog Control AC/DC Reference Design for 5G Telecom Rectifier
  - 3.5-W Automotive Dual-output PSR Flyback Regulator Reference Design
- TI Technical Articles:
  - Flyback Converters: Two Outputs are Better Than One
  - Common Challenges When Choosing the Auxiliary Power Supply for Your Server PSU
  - Maximizing PoE PD Efficiency on a Budget



#### 9.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5185 device with WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, LM25184 Single-Output EVM User's Guide
- Texas Instruments, LM5180 Single-Output EVM User's Guide
- Texas Instruments, LM5180 Dual-Output EVM User's Guide
- Texas Instruments, How an Auxless PSR Flyback Converter can Increase PLC Reliability and Density analog design journal
- Texas Instruments, Why Use PSR-Flyback Isolated Converters in Dual-Battery mHEV Systems analog design journal
- Texas Instruments, IC Package Features Lead to Higher Reliability in Demanding Automotive and Communications Equipment Systems application brief
- Texas Instruments, PSR Flyback DC/DC Converter Transformer Design for mHEV Applications application
- Texas Instruments, Flyback Transformer Design Considerations for Efficiency and EMI
- Texas Instruments, *Under the Hood of Flyback SMPS Designs*
- White Papers:
  - Texas Instruments, Valuing Wide V<sub>IN</sub>, Low EMI Synchronous Buck Circuits for Cost-driven, Demanding **Applications**
  - Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies
  - Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies
- Texas Instruments, Using New Thermal Metrics application report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, AN-2162: Simple Success with Conducted EMI from DC-DC Converters application report

#### 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

Product Folder Links: LM5185



#### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2023 | *        | Initial release |



## 11 Mechanical, Packaging, and Orderable Information

The following pages have mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 12-Dec-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LM5185PWPR       | ACTIVE | HTSSOP       | PWP                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168HRS | -40 to 125   | LM5185                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM5185:

## **PACKAGE OPTION ADDENDUM**

www.ti.com 12-Dec-2023

• Automotive : LM5185-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5185PWPR | HTSSOP          | PWP                | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 13-Dec-2023



### \*All dimensions are nominal

|   | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | LM5185PWPR | HTSSOP       | PWP             | 14   | 3000 | 356.0       | 356.0      | 35.0        |  |

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated