



[Sample &](#page-21-0) Buy





**[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a), [LM5100B,](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a), [LM5101B,](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015

# **LM5100A/B/C, LM5101A/B/C 3-A, 2-A, and 1-A High-Voltage, High-Side and Low-Side Gate Drivers**

Texas

**INSTRUMENTS** 

- <span id="page-0-4"></span>
- 
- 
- 
- 
- available in WSON-8 pin package. Typical)
- Supply Rail Undervoltage Lockout **Device Information[\(1\)](#page-0-0)**
- **Low Power Consumption**
- **Pin Compatible With HIP2100/HIP2101**

## <span id="page-0-2"></span>**2** Applications

- **Current-Fed Push-Pull Converters**
- Half and Full Bridge Power Converters
- Synchronous Buck Converters
- **Two Switch Forward Power Converters**
- <span id="page-0-0"></span>

## <span id="page-0-3"></span>**3 Description**

The LM5100A/B/C and LM5101A/B/C high-voltage gate drivers are designed to drive both the high-side and the low-side N-Channel MOSFETs in a synchronous buck or a half-bridge configuration. The floating high-side driver is capable of operating with supply voltages up to 100 V. The A versions provide a full 3-A of gate drive, while the B and C versions provide 2 A and 1 A, respectively. The outputs are independently controlled with CMOS input thresholds (LM5100A/B/C) or TTL input thresholds (LM5101A/B/C).

<span id="page-0-1"></span>**1 Features An integrated high-voltage diode is provided to** An integrated high-voltage diode is provided to charge the high-side gate drive bootstrap capacitor. A Drives Both a High-Side and Low-Side N-Channel<br>
robust level shifter operates at high speed while<br>
consuming low power and providing clean level<br>
Independent High- and Low-Driver Logic Inputs<br>
transitions from the control transitions from the control logic to the high-side gate • Bootstrap Supply Voltage up to 118 V DC driver. Undervoltage lockout is provided on both the low-side and the high-side power rails. These devices Fast Propagation Times (25-ns Typical)<br>are available in the standard SOIC-8 pin, SO<br>PowerPAD-8 pin and the WSON-10 pin packages • Drives 1000-pF Load With 8-ns Rise and Fall PowerPAD-8 pin, and the WSON-10 pin packages. The LM5100C and LM5101C are also available in • Excellent Propagation Delay Matching (3-ns MSOP-PowerPAD-8 package. The LM5101A is also



Forward with Active Clamp Converters (1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Block Diagram**





## **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision P (March 2013) to Revision Q Page**





• Changed layout of National Data Sheet to TI format ........................................................................................................... [19](#page-18-0)



**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015

## <span id="page-2-0"></span>**5 Device Comparison Table**



## <span id="page-2-1"></span>**6 Pin Configuration and Functions**













## **[LM5100A,](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b), [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A,](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b), [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**





### **Pin Functions**



(1) For WSON-10 package, pins 5 and 6 have no connection.

(2) Exposed pad is not available on the 8-pin SOIC package.

4 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* Copyright © 2006–2015, Texas Instruments Incorporated

Product Folder Links: *[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)*



**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015

## <span id="page-4-0"></span>**7 Specifications**

## <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

See (1)(2)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military or Aerospace specified devices are required, contact the Texas Instruments Sales Office or Distributors for availability and specifications.

(3) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS node will generally not exceed –1 V. However, in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur, the HS voltage must never be more negative than VDD – 15 V. For example if VDD = 10 V, the negative transients at HS must not exceed –5 V.

## <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) The Human Body Model (HBM) is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. 2 kV for all pins except Pin 2, Pin 3 and Pin 4 which are rated at 1000 V for HBM.

(2) Machine Model (MM) ratings are: 100 V(MM) for Options B and C; 50 V(MM) for Option A.

## <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**



#### **[LM5100A,](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b), [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A,](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b), [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**



XAS

### <span id="page-5-0"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

(2) 4-layer board with Cu finished thickness 1.5, 1, 1, 1.5 oz. Maximum die size used. 5× body length of Cu trace on PCB top.

50-mm × 50-mm ground and power planes embedded in PCB. See Application Note AN-1187 ([SNOA401\)](http://www.ti.com/lit/pdf/SNOA401).

(3) The R<sub>θJA</sub> is not a given constant for the package and depends on the printed circuit board design and the operating environment.

## <span id="page-5-1"></span>**7.5 Electrical Characteristics**

unless otherwise specified, limits are for T<sub>J</sub> = 25°C, V<sub>DD</sub> = V<sub>HB</sub> = 12 V, V<sub>SS</sub> = V<sub>HS</sub> = 0 V, no load on LO or HO <sup>(1)</sup>.



(1) Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

6 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* Copyright © 2006–2015, Texas Instruments Incorporated



**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015

## **Electrical Characteristics (continued)**

unless otherwise specified, limits are for T<sub>J</sub> = 25°C, V<sub>DD</sub> = V<sub>HB</sub> = 12 V, V<sub>SS</sub> = V<sub>HS</sub> = 0 V, no load on LO or HO <sup>[\(1\)](#page-6-0)</sup>.

<span id="page-6-0"></span>

#### **[LM5100A,](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b), [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A,](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b), [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

## <span id="page-7-0"></span>**7.6 Switching Characteristics**

Limits in standard type are for T $_{\rm J}$  = 25°C only; limits in boldface type apply over the junction temperature (T $_{\rm J}$ ) range of –40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^\circ C$ , and are provided for reference purposes only. Unless otherwise specified,  $V_{DD} =$  $V_{HB}$  = 12 V,  $V_{SS}$  = V<sub>HS</sub> = 0 V, No Load on LO or HO <sup>(1)</sup>.



(1) Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

8 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* Copyright © 2006–2015, Texas Instruments Incorporated

Product Folder Links: *[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)*





**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015



**Figure 1. Timing Diagram**

**[LM5100A,](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b), [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A,](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b), [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

EXAS **ISTRUMENTS** 

## **7.7 Typical Characteristics**

<span id="page-9-0"></span>

10 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* Copyright © 2006–2015, Texas Instruments Incorporated

Product Folder Links: *[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)*



**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015

### **Typical Characteristics (continued)**



#### **[LM5100A,](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b), [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A,](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b), [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

**EXAS ISTRUMENTS** 





12 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* Copyright © 2006–2015, Texas Instruments Incorporated

Product Folder Links: *[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)*



**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015

#### **Typical Characteristics (continued)**





## <span id="page-13-1"></span>**8 Detailed Description**

## <span id="page-13-2"></span>**8.1 Overview**

The LM5100A/B/C and LM5101A/B/C are designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The outputs are independently controlled with CMOS input thresholds(LM5101A/B/C) or TTL input thresholds(LM5101A/B/C). The floating high-side driver is capable of working with supply voltages up to 100 V. An integrated high voltage diode is provided to charge high side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high side gate driver. Under-voltage lockout is provided on both the low side and the high side power rails.

## <span id="page-13-3"></span>**8.2 Functional Block Diagram**



## <span id="page-13-0"></span>**8.3 Feature Description**

## <span id="page-13-4"></span>**8.3.1 Start-up and UVLO**

Both high and low-side drivers include under voltage lockout (UVLO) protection circuitry which monitors the supply voltage (V<sub>DD</sub>) and bootstrap capacitor voltage (V<sub>HB–HS</sub>) independently. The UVLO circuit inhibits each driver until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage transitions. When the supply voltage is applied to the  $V_{DD}$ pin of the LM5100A/B/C and LM5101A/B/C, the outputs of the low-side and high-side are held low until  $V_{DD}$ exceeds the UVLO threshold, typically about 6.6 V. Any UVLO condition on the bootstrap capacitor will disable only the high-side output (HO).

#### **8.3.2 Level Shift**

The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output referenced to the HS pin and provides excellent delay matching with the low-side driver.



#### **Feature Description (continued)**

#### **8.3.3 Bootstrap Diode**

The bootstrap diode necessary to generate the high-side bias is included in the LM5100/1 family. The diode anode is connected to  $\vee_{\text{DD}}$  and cathode connected to  $\vee_{\text{HB}}$ . With the  $\vee_{\text{HB}}$  capacitor connected to HB and the HS pins, the V<sub>HB</sub> capacitor charge is refreshed every switching cycle when HS transitions to ground. The boot diode provides fast recovery times, low diode resistance, and voltage rating margin to allow for efficient and reliable operation.

#### **8.3.4 Output Stages**

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both output drivers allow for efficient switching of the power MOSFETs. The low-side output stage is referenced from  $V_{DD}$  to  $V_{SS}$  and the high-side is referenced from  $V_{HB}$  to  $V_{HS}$ .

## <span id="page-14-0"></span>**8.4 Device Functional Modes**

The device operates in normal mode and UVLO mode. See *[Start-up](#page-13-4) and UVLO* for more information on UVLO operation mode. In normal mode, the output stage is dependent on the states of the HI and LI pins.



#### **Table 1. Input/Output Logic Table**

(1) HO is measured with respect to the HS.

(2) LO is measured with the respect to the VSS.

(3) x is floating condition

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

Texas Instruments

## <span id="page-15-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## <span id="page-15-1"></span>**9.1 Application Information**

To affect fast switching of power devices and reduce associated switching power losses, a powerful gate driver is employed between the PWM output of controllers and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation will be often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shifting circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

The LM5100A/B/C and LM5101A/B/C are the high voltage gate drivers that are designed to drive both the highside and low-side N-Channel MOSFETs in a half-bridge/full bridge configuration or in a synchronous buck circuit. The floating high side driver is capable of operating with supply voltages up to 100 V. This allows for N-Channel MOSFET control in half-bridge, full-bridge, push-pull, two switch forward and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins (HI and LI), allowing full and independent flexibility to control on and off state of the output.

## <span id="page-15-2"></span>**9.2 Typical Application**





Product Folder Links: *[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)*



### **Typical Application (continued)**

### **9.2.1 Design Requirements**

See [Table](#page-16-0) 2 for the parameter and values.



<span id="page-16-0"></span>

#### **9.2.2 Detailed Design Procedure**

#### *9.2.2.1 Select Bootstrap and VDD capacitor*

<span id="page-16-1"></span>The bootstrap capacitor must maintain the HB pin voltage above the UVLO voltage for the HB circuit in any circumstances during normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with [Equation](#page-16-1) 1.

$$
\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL} = 10 V - 1.0 V - 6.7 V = 2.3 V
$$

where

- $V_{DD}$  = Supply voltage of the gate drive IC
- $V_{DH}$  = Bootstrap diode forward voltage drop
- $V_{HBL} = V_{HBR} V_{HBH} = 6.7 V$ , HB falling threshold (1)

<span id="page-16-2"></span>The quiescent current of the bootstrap circuit is 10 µA, which is negligible compared to the Qgs of the MOSFET (see [Equation](#page-16-2) 2 and [Equation](#page-16-3) 3).

$$
Q_{\text{TOTAL}} = Q_{\text{gmax}} + I_{\text{HBS}} \frac{D_{\text{MAX}}}{F_{\text{SW}}} = 43 \text{ nC} + 10 \text{ \mu A} \frac{0.95}{100 \text{ kHz}} = 43.01 \text{ nC}
$$
\n
$$
Q_{\text{TOTAL}} = \frac{Q_{\text{TOTAL}}}{43.01 \text{ nC}} \frac{43.01 \text{ nC}}{43.01 \text{ nC}} \tag{2}
$$

$$
C_{\text{BOOT}} = \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{HB}}} = \frac{43.01 \,\text{nC}}{2.3 \,\text{V}} = 18.7 \,\text{nF}
$$
\n<sup>(3)</sup>

<span id="page-16-3"></span>In practice the value for the CBOOT capacitor should be greater than that calculated to allow for situations where the power stage may skip pulse due to load transients. It is recommended to place the bootstrap capacitor as close to the HB and HS pins as possible.

$$
C_{\text{BOOT}} = 100 \text{ nF} \tag{4}
$$

As a general rule the local VDD bypass capacitor should be 10 times greater than the value of CBOOT.

$$
C_{VDD} = 10 \times C_{B O O T} = 1 \mu F
$$
 (5)

The bootstrap and bias capacitors should be ceramic types with X7R dielectric. The voltage rating should be twice that of the maximum VDD to allow for loss of capacitance once the devices have a DC bias voltage across them and to ensure long-term reliability of the devices.

SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

### *9.2.2.2 Select External Bootstrap Diode and Resistor*

The bootstrap capacitor is charged by the VDD through the internal bootstrap diode every cycle when low side MOSFET turns on. The charging of the capacitor involves high peak currents, and therefore transient power dissipation in the internal bootstrap diode may be significant and dependent on its forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver and need to be considered in the gate driver IC power dissipation.

For high frequency and high capacitive loads, it may be necessary to consider using an external bootstrap diode placed in parallel with internal bootstrap diode to reduce power dissipation of the driver. For the selection of external bootstrap diodes for LM510x device, please refer to the application note [SNVA083](http://www.ti.com/lit/pdf/SNVA083).

Bootstrap resistor R<sub>BOOT</sub> is selected to reduce the inrush current in D<sub>BOOT</sub> and limit the ramp up slew rate of voltage of HB-HS. It is recommended that R<sub>BOOT</sub> is between 2 Ω and 10 Ω. For this design, a current limiting resistor of 2.2  $Ω$  is selected to limit inrush current of bootstrap diode.

$$
I_{DBOOT(pk)} = \frac{V_{DD} - V_{DBOOT}}{R_{BOOT}} = \frac{10 \text{ V} - 0.6 \text{ V}}{2.2 \Omega} = 4.27 \text{ A}
$$
 (6)

#### *9.2.2.3 Select Gate driver Resistor*

<span id="page-17-0"></span>Resistor  $R_{GATE}$  is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver. For this design  $4.7-\Omega$  resistors were selected for this design. Maximum HO and LO drive current are calculated by [Equation](#page-17-0) 7 through [Equation](#page-17-1) 10.

$$
I_{\text{HOH}} = \frac{V_{\text{DD}} - V_{\text{DH}} - V_{\text{OH}}}{R_{\text{GATE}}} = \frac{10 \text{ V} - 1.0 \text{ V} - 0.45 \text{ V}}{4.7 \Omega} = 1.819 \text{ A}
$$
(7)

$$
I_{LOH} = \frac{V_{DD} - V_{OH}}{R_{GATE}} = \frac{10 V - 0.45 V}{4.7 \Omega} = 2.032 A
$$
 (8)

$$
I_{\text{HOL}} = \frac{V_{\text{DD}} - V_{\text{DH}} - V_{\text{OL}}}{R_{\text{GATE}}} = \frac{10 \text{ V} - 1.0 \text{ V} - 0.25 \text{ V}}{4.7 \Omega} = 1.862 \text{ A}
$$
\n(9)

<span id="page-17-1"></span>
$$
I_{\text{LOL}} = \frac{V_{\text{DD}} - V_{\text{OH}}}{R_{\text{GATE}}} = \frac{10 \text{ V} - 0.25 \text{ V}}{4.7 \Omega} = 2.074 \text{ A}
$$

where

- $I_{HOH}$  = Maximum HO source current
- $I<sub>LOH</sub>$  = Maximum LO source current
- $I_{HOL}$  = Maximum HO sink current
- $I<sub>LOH</sub>$  = Maximum HO sink current
- $V_{OH}$  = High-Level output voltage drop across HB to HO or VDD to LO
- $V_{OL}$  = Low-Level output voltage drop across HO to HS or LO to GND  $(10)$

#### *9.2.2.4 Estimate the Driver Power Losses*

The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f<sub>sw</sub>), output load capacitance on LO and HO (C<sub>L</sub>), and supply voltage (VDD). The gate charge losses can be calculated by [Equation](#page-17-2) 11.

$$
P_{DGATES} = 2 \times V_{DD}^2 \times C_L \times f_{sw}
$$
\n(11)

<span id="page-17-2"></span>There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. The following plot shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with [Equation](#page-17-2) 11. [Figure](#page-18-1) 26 can be used to approximate the power losses due to the gate drivers.



### **[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a), [LM5100B,](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a), [LM5101B,](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)**

**[www.ti.com](http://www.ti.com)** SNOSAW2Q –SEPTEMBER 2006–REVISED NOVEMBER 2015



SWITCHING FREQUENCY (kHz)



<span id="page-18-1"></span><span id="page-18-0"></span>The internal bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Since each of these events happens once per cycle, the diode power loss is proportional to frequency. Larger capacitive loads require more energy to recharge the bootstrap capacitor resulting in more losses. Higher input voltages ( $V_{\text{IN}}$ ) to the half bridge result in higher reverse recovery losses. The following plot was generated based on calculation and lab measurements of the diode recovery time and current under several operating conditions. This can be useful for approximating the internal diode power dissipation. If the diode losses can be significant, an external diode placed in parallel with the internal bootstrap diode can be helpful to reduce power dissipation within the IC.



**Figure** 27. Diode Power Dissipation  $V_{IN} = 50$  V

<span id="page-18-2"></span><sup>1</sup> <sup>10</sup> <sup>100</sup> <sup>100</sup> <sup>100</sup><br>
SWITCHING FREQUENCY (kHz)<br> **Figure 27. Diode Power Dissipation V<sub>IN</sub> = 4**<br>
C power dissipation can be estimated from the plots shown in Figure<br>
losses with the internal bootstrap diode losses f The total IC power dissipation can be estimated from the plots shown in [Figure](#page-18-2) 26 and Figure 27 by summing the gate drive losses with the internal bootstrap diode losses for the intended application. For a given ambient temperature, the maximum allowable power loss of the IC can be defined as equation [Equation](#page-18-3) 12.

<span id="page-18-3"></span>
$$
P_{loss} = \frac{T_J - T_A}{R_{\theta JA}}
$$

where

- $P_{loss}$  = The total power dissipation of the driver
- $T_J$  = Junction temperature
- $T_A$  = Ambient temperature
- $R_{\theta JA}$  = Junction-to-ambient thermal resistance (12) (12)

Copyright © 2006–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* 19



The thermal metrics for the driver package is summarized in the *Thermal [Information](#page-5-0)* table. For detailed information regarding the thermal information table, refer to the Application Note from Texas Instruments entitled *Semiconductor and IC Package Thermal Metrics* [SPRA953](http://www.ti.com/lit/pdf/SPRA953).

### **9.2.3 Application Curves**



## <span id="page-19-0"></span>**10 Power Supply Recommendations**

The bias supply voltage range for which the device is rated to operate is from 9 V to 14 V. The lower end of this range is governed by the internal under voltage-lockout (UVLO) protection feature on the VDD pin supply circuit blocks. Whenever the driver is in UVLO condition when the VDD pin voltage is below the VDDR supply start threshold, this feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 18-V absolute maximum voltage rating of the VDD pin of the device (which is a stress rating). Keeping a 4-V margin to allow for transient voltage spikes, the maximum recommended voltage for the VDD pin is 14 V.

The UVLO protection feature also involves a hysteresis function. This means that when the VDD pin bias voltage has exceeded the threshold voltage and device begins to operate, and if the voltage drops, then the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification VDDH. Therefore, ensuring that, while operating at or near the 9-V range, the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device is important to avoid triggering device shutdown.

During system shutdown, the device operation continues until the VDD pin voltage has dropped below the threshold ( $V_{\text{DDR}}$  –  $V_{\text{DDH}}$ ), which must be accounted for while evaluating system shutdown timing design requirements. Likewise, at system start up, the device does not begin operation until the VDD pin voltage has exceeded above the  $V_{\text{DDR}}$  threshold. The quiescent current consumed by the internal circuit blocks of the device is supplied through the VDD pin. Keep in mind that the charge for source current pulses delivered by the LO pin is also supplied through the same VDD pin. As a result, every time a current is sourced out of the LO pin a corresponding current pulse is delivered into the device through the VDD pin. Thus ensuring that a local bypass capacitor is provided between the VDD and GND pins and located as close as possible to the device for the purpose of decoupling is important. A low ESR, ceramic surface mount capacitor is necessary. TI recommends using two capacitors between VDD and GND: a 100-nF ceramic surface-mount capacitor that can be nudged very close to the pins of the device and another surface-mount capacitor in the range 0.22 µF to 10 µF added in parallel. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore, a 0.022-µF to 1-µF local decoupling capacitor is recommended between the HB and HS pins.

Product Folder Links: *[LM5100A](http://www.ti.com/product/lm5100a?qgpn=lm5100a) [LM5100B](http://www.ti.com/product/lm5100b?qgpn=lm5100b) [LM5100C](http://www.ti.com/product/lm5100c?qgpn=lm5100c) [LM5101A](http://www.ti.com/product/lm5101a?qgpn=lm5101a) [LM5101B](http://www.ti.com/product/lm5101b?qgpn=lm5101b) [LM5101C](http://www.ti.com/product/lm5101c?qgpn=lm5101c)*



## <span id="page-20-0"></span>**11 Layout**

### <span id="page-20-1"></span>**11.1 Layout Guidelines**

The optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized.

- 1. Low-ESR/ESL capacitors must be connected close to the IC, between VDD and VSS pins and between the HB and HS pins to support the high peak currents being drawn from VDD during turnon of the external MOSFET.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (VSS).
- 3. In order to avoid large negative transients on the switch node (HS pin), the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding Considerations:
	- The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gate into a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver.
	- The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

A recommended layout pattern for the driver is shown in [Figure](#page-20-3) 30. If possible a single layer placement is preferred.

### <span id="page-20-2"></span>**11.2 Layout Example**



**Figure 30. PCB Layout Recommendation**

<span id="page-20-3"></span>Copyright © 2006–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAW2Q&partnum=LM5100A) Feedback* 21

## <span id="page-21-1"></span>**12 Device and Documentation Support**

## <span id="page-21-2"></span>**12.1 Documentation Support**

### **12.1.1 Related Documentation**

For related documentation, see the following:

- *AN-1187 Leadless Leadframe Package (LLP)* ([SNOA401\)](http://www.ti.com/lit/pdf/SNOA401)
- *AN-1317 Selection of External Bootstrap Diode for LM510X Devices* [\(SNVA083](http://www.ti.com/lit/pdf/SNVA083))
- *Semiconductor and IC Package Thermal Metrics* [\(SPRA953](http://www.ti.com/lit/pdf/SPRA953))

## <span id="page-21-0"></span>**12.2 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.



#### **Table 3. Related Links**

## <span id="page-21-3"></span>**12.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## <span id="page-21-4"></span>**12.4 Trademarks**

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-21-5"></span>**12.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-21-6"></span>**12.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-21-7"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**





**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**STRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 19-Oct-2024





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Oct-2024







www.ti.com 19-Oct-2024



## **TEXAS NSTRUMENTS**

www.ti.com 19-Oct-2024

## **TUBE**



## **B - Alignment groove width**

### \*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DPR0010A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **DPR0010A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

# **DPR0010A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **DGN0008A PowerPAD VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **EXAMPLE BOARD LAYOUT**

# **DGN0008A** PowerPAD™ VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# **EXAMPLE STENCIL DESIGN**

# **DGN0008A** PowerPAD™ VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# **DDA 8 PowerPAD TM SOIC - 1.7 mm max height**

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# **NGT0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **NGT0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **NGT0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated