

Technical documentation





LM321LV, LM324LV, LM358LV SBOS944E - SEPTEMBER 2018 - REVISED FEBRUARY 2022

### LM321LV, LM358LV, LM324LV Industry Standard, Low Voltage Operational Amplifiers

#### 1 Features

Texas

INSTRUMENTS

- Industry standard amplifier for cost-sensitive systems
- Low input offset voltage: ±1 mV
- Common-mode voltage range includes ground
- Unity-gain bandwidth: 1 MHz
- Low broadband noise: 40 nV/ $\sqrt{Hz}$ •
- Low quiescent current: 90 µA/Ch
- Unity-gain stable
- Operational at supply voltages from 2.7 V to 5.5 V
- Offered in single, dual, and quad channel variants
- Robust ESD specification: 2-kV HBM
- Extended temperature range: -40°C to 125°C •

### 2 Applications

- Cordless appliances •
- Uninterruptible power supply •
- Battery pack, charger, and test equipment •
- Power supply modules
- Environmental sensors signal conditioning •
- Field transmitter: temperature sensors
- Oscilloscopes, digital multimeters, test equipment
- Rack mount server
- HVAC: heating, ventilating, and air conditioning •
- DC motor control ٠
- Low-side current sensing

#### **3 Description**

The LM3xxLV family includes the single LM321LV, dual LM358LV, and quad LM324LV operational amplifiers, or op amps. The devices operate from a low voltage of 2.7 V to 5.5 V.

These op amps supply an alternative to the LM321, LM358, and LM324 in low-voltage applications that are sensitive to cost. Some applications are large appliances, smoke detectors, and personal electronics. The LM3xxLV devices supply better performance than the LM3xx devices at low voltage, and have lower power consumption. The op amps are stable at unity gain, and do not have reverse phase in overdrive conditions. The design for ESD gives the LM3xxLV family an HBM specification for a minimum of 2 kV.

The LM3xxLV family is available in packages that have industry standards. The packages include SOT-23, SOIC, VSSOP, and TSSOP packages.

| PART NUMBER <sup>(1)</sup> | PACKAGE     | BODY SIZE (NOM)   |  |  |
|----------------------------|-------------|-------------------|--|--|
|                            | SOT-23 (5)  | 1.60 mm × 2.90 mm |  |  |
| LM321LV                    | SC70 (5)    | 1.25 mm × 2.00 mm |  |  |
|                            | SOIC (8)    | 3.91 mm × 4.90 mm |  |  |
| LM358LV                    | SOT-23 (8)  | 1.60 mm × 2.90 mm |  |  |
|                            | TSSOP (8)   | 3.00 mm × 4.40 mm |  |  |
|                            | VSSOP (8)   | 3.00 mm × 3.00 mm |  |  |
|                            | SOIC (14)   | 8.65 mm × 3.91 mm |  |  |
| LM324LV                    | TSSOP (14)  | 4.40 mm × 5.00 mm |  |  |
|                            | SOT-23 (14) | 4.20 mm × 2.00 mm |  |  |

**Device Information** 

For all available packages, see the orderable addendum at (1)the end of the data sheet.





Single-Pole, Low-Pass Filter





### **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        | 1              |
| 4 Revision History                   | 2              |
| 5 Pin Configuration and Functions    | 3              |
| 6 Specifications                     | 6              |
| 6.1 Absolute Maximum Ratings         | 6              |
| 6.2 ESD Ratings                      | 6              |
| 6.3 Recommended Operating Conditions |                |
| 6.4 Thermal Information: LM321LV     | 7              |
| 6.5 Thermal Information: LM358LV     | 7              |
| 6.6 Thermal Information: LM324LV     | 7              |
| 6.7 Electrical Characteristics       | <mark>8</mark> |
| 6.8 Typical Characteristics          | 9              |
| 7 Detailed Description               | 14             |
| 7.1 Overview                         | . 14           |
| 7.2 Functional Block Diagram         | . 14           |
| 7.3 Feature Description.             | 14             |
| ·                                    |                |

| 7.4 Device Functional Modes                           | 15   |
|-------------------------------------------------------|------|
| 8 Application and Implementation                      | . 16 |
| 8.1 Application Information                           | . 16 |
| 8.2 Typical Application                               | . 16 |
| 9 Power Supply Recommendations                        | 18   |
| 9.1 Input and ESD Protection                          | . 18 |
| 10 Layout                                             | . 19 |
| 10.1 Layout Guidelines                                |      |
| 10.2 Layout Example                                   |      |
| 11 Device and Documentation Support                   |      |
| 11.1 Documentation Support                            |      |
| 11.2 Receiving Notification of Documentation Updates. |      |
| 11.3 Support Resources                                |      |
| 11.4 Trademarks                                       |      |
| 11.5 Electrostatic Discharge Caution                  |      |
| 11.6 Glossary                                         |      |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 22 |
|                                                       |      |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (September 2019) to Revision E (February 2022)                          | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| • | Added SOT-23 (DYY) package to Device Information table                                         | 1    |
| • | Added DYY (SOT-23) information to Pin Configuration and Functions section                      | 3    |
| • | Added DYY (SOT-23) to Thermal Information: LM324LV table                                       |      |
| С | hanges from Revision C (May 2019) to Revision D (September 2019)                               | Page |
| • | Deleted all preview notations in data sheet for SOT-23 (DDF) package                           | 1    |
| С | hanges from Revision B (February 2019) to Revision C (May 2019)                                | Page |
| • | Added SOT-23 (DDF) package to Device Information table                                         | 1    |
| • | Added DDF (SOT-23) information to Pin Configuration and Functions section                      |      |
| • | Added DDF (SOT-23) to Thermal Information: LM358LV table                                       |      |
| С | hanges from Revision A (January 2019) to Revision B (February 2019)                            | Page |
| • | Changed LM321LVIDBV (SOT-23) pinout diagram to match the LM321LVIDCK (SC70) pinout             | 3    |
| С | hanges from Revision * (September 2018) to Revision A (January 2019)                           | Page |
| • | Changed data sheet title from LM3xxLV to LM321LV, LM358LV, LM324LV                             | 1    |



### **5** Pin Configuration and Functions



#### Figure 5-1. LM321LV DBV and DCK Package 5-Pin SOT-23 and SC70 (Top View)

#### Table 5-1. Pin Functions: LM321LV

|      | PIN | I/O    | DESCRIPTION                                                   |  |
|------|-----|--------|---------------------------------------------------------------|--|
| NAME | NO. |        |                                                               |  |
| IN–  | 3   | I      | Inverting input                                               |  |
| IN+  | 1   | I      | oninverting input                                             |  |
| OUT  | 4   | 0      | utput                                                         |  |
| V–   | 2   | l or — | Negative (low) supply or ground (for single-supply operation) |  |
| V+   | 5   | I      | Positive (high) supply                                        |  |





#### Figure 5-2. LM358LV D, DGK, PW, and DDF Package 8-Pin SOIC, VSSOP, TSSOP, and SOT-23 (Top View)

#### Table 5-2. Pin Functions: LM358LV

| PIN  |     | · //O  | DESCRIPTION                                                   |  |
|------|-----|--------|---------------------------------------------------------------|--|
| NAME | NO. |        | DESCRIPTION                                                   |  |
| IN1– | 2   | I      | Inverting input, channel 1                                    |  |
| IN1+ | 3   | I      | Noninverting input, channel 1                                 |  |
| IN2– | 6   | I      | Inverting input, channel 2                                    |  |
| IN2+ | 5   | I      | oninverting input, channel 2                                  |  |
| OUT1 | 1   | 0      | tput, channel 1                                               |  |
| OUT2 | 7   | 0      | utput, channel 2                                              |  |
| V-   | 4   | I or — | legative (low) supply or ground (for single-supply operation) |  |
| V+   | 8   | I      | Positive (high) supply                                        |  |





#### Figure 5-3. LM324LV D, PW, and DYY Package 14-Pin SOIC, TSSOP, and SOT-23 (Top View)

| PIN  |     | - 1/0  | DESCRIPTION                                                   |  |
|------|-----|--------|---------------------------------------------------------------|--|
| NAME | NO. |        | DESCRIPTION                                                   |  |
| IN1– | 2   | I      | Inverting input, channel 1                                    |  |
| IN1+ | 3   | I      | Noninverting input, channel 1                                 |  |
| IN2- | 6   | I      | Inverting input, channel 2                                    |  |
| IN2+ | 5   | I      | Noninverting input, channel 2                                 |  |
| IN3– | 9   | I      | Inverting input, channel 3                                    |  |
| IN3+ | 10  | I      | Noninverting input, channel 3                                 |  |
| IN4– | 13  | I      | verting input, channel 4                                      |  |
| IN4+ | 12  | I      | Noninverting input, channel 4                                 |  |
| OUT1 | 1   | 0      | Output, channel 1                                             |  |
| OUT2 | 7   | 0      | Output, channel 2                                             |  |
| OUT3 | 8   | 0      | Output, channel 3                                             |  |
| OUT4 | 14  | 0      | Output, channel 4                                             |  |
| V-   | 11  | I or — | Negative (low) supply or ground (for single-supply operation) |  |
| V+   | 4   | I      | Positive (high) supply                                        |  |



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

|                                                |                        |              | MIN        | MAX               | UNIT |
|------------------------------------------------|------------------------|--------------|------------|-------------------|------|
| Supply voltage, ([V+] -                        | - [V–])                |              | 0 6 V      |                   | V    |
|                                                | Voltage <sup>(2)</sup> | Common-mode  | (V–) – 0.5 | (V+) + 0.5        | V    |
| Signal input pins                              | voltage                | Differential |            | (V+) – (V–) + 0.2 | V    |
|                                                | Current <sup>(2)</sup> |              | -10        | 10                | mA   |
| Output short-circuit <sup>(3)</sup>            |                        | Continuous   |            |                   |      |
| Operating, T <sub>A</sub>                      |                        | -55          | 150        | °C                |      |
| Operating junction temperature, T <sub>J</sub> |                        |              | 150        | °C                |      |
| Storage temperature, T <sub>stg</sub>          |                        | -65          | 150        | °C                |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                 |                              | MIN        | MAX      | UNIT |
|-----------------|------------------------------|------------|----------|------|
| Vs              | Supply voltage [(V+) – (V–)] | 2.7        | 5.5      | V    |
| V <sub>IN</sub> | Input pin voltage range      | (V–) – 0.1 | (V+) – 1 | V    |
| T <sub>A</sub>  | Specified temperature        | -40        | 125      | °C   |



#### 6.4 Thermal Information: LM321LV

|                       |                                              | LM32         | LM321LV    |      |  |  |  |  |
|-----------------------|----------------------------------------------|--------------|------------|------|--|--|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DCK (SC70) | UNIT |  |  |  |  |
|                       |                                              | 5 PINS       | 5 PINS     |      |  |  |  |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 232.9        | 239.6      | °C/W |  |  |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 153.8        | 148.5      | °C/W |  |  |  |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 100.9        | 82.3       | °C/W |  |  |  |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 77.2         | 54.5       | °C/W |  |  |  |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 100.4        | 81.8       | °C/W |  |  |  |  |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

#### 6.5 Thermal Information: LM358LV

|                       |                                              | LM358LV  |             |            |              |      |  |  |  |
|-----------------------|----------------------------------------------|----------|-------------|------------|--------------|------|--|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | PW (TSSOP) | DDF (SOT-23) | UNIT |  |  |  |
|                       |                                              | 8 PINS   | 8 PINS      | 8 PINS     | 8 PINS       |      |  |  |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 207.9    | 201.2       | 200.7      | 183.7        | °C/W |  |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 92.8     | 85.7        | 95.4       | 112.5        | °C/W |  |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 129.7    | 122.9       | 128.6      | 98.2         | °C/W |  |  |  |
| ΨJT                   | Junction-to-top characterization parameter   | 26       | 21.2        | 27.2       | 18.8         | °C/W |  |  |  |
| Ψјв                   | Junction-to-board characterization parameter | 127.9    | 121.4       | 127.2      | 97.6         | °C/W |  |  |  |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

#### 6.6 Thermal Information: LM324LV

|                       |                                              |          | LM324LV    |              |      |
|-----------------------|----------------------------------------------|----------|------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | DYY (SOT-23) | UNIT |
|                       |                                              | 14 PINS  | 14 PINS    | 14 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 102.1    | 148.3      | 154.6        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.8     | 68.1       | 86.3         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 58.5     | 92.7       | 67.3         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 20.5     | 16.9       | 9.8          | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 58.1     | 91.8       | 67.1         | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.



#### **6.7 Electrical Characteristics**

For  $V_S = (V_+) - (V_-) = 2.7 \text{ V}$  to 5.5 V (±1.35 V to ±2.75 V),  $T_A = 25^{\circ}$ C,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S / 2$ , and  $V_{CM} = V_{OUT} = V_S / 2$  (unless otherwise noted)

|                                        | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                   | MIN         | TYP    | MAX         | UNIT             |
|----------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|-------------|------------------|
| OFFSET                                 | VOLTAGE                                   |                                                                                                                                                                   |             |        |             |                  |
|                                        | In the office of the sec                  | V <sub>S</sub> = 5 V                                                                                                                                              |             | ±1     | ±3          |                  |
| Vos                                    | Input offset voltage                      | $V_S = 5 \text{ V}, \text{ T}_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                                            |             |        | ±5          | mV               |
| dV <sub>OS</sub> /dT                   | V <sub>OS</sub> vs temperature            | $T_A = -40^{\circ}C$ to 125°C                                                                                                                                     |             | ±4     |             | µV/°C            |
| PSRR                                   | Power-supply rejection ratio              | $V_{\rm S}$ = 2.7 V to 5.5 V, $V_{\rm CM}$ = (V–)                                                                                                                 | 80          | 100    |             | dB               |
|                                        | DLTAGE RANGE                              |                                                                                                                                                                   |             |        |             |                  |
| V <sub>CM</sub>                        | Common-mode voltage range                 | No phase reversal                                                                                                                                                 | (V–) – 0.1  |        | (V+) – 1    | V                |
| CMRR                                   | Common mode rejection ratio               | $ \begin{array}{l} V_{\rm S} = 2.7 \ V, \ (V-) - 0.1 \ V < V_{\rm CM} < (V+) - 1 \ V, \\ T_{\rm A} = -40^{\circ} {\rm C} \ to \ 125^{\circ} {\rm C} \end{array} $ |             | 84     |             | dB               |
| CIVINA                                 | Common-mode rejection ratio               | $V_{S} = 5.5 V$ , (V–) – 0.1 V < V <sub>CM</sub> < (V+) – 1 V, T <sub>A</sub> = –40°C to 125°C                                                                    | 63          | 92     |             | uВ               |
| INPUT BI                               | AS CURRENT                                | ·                                                                                                                                                                 |             |        |             |                  |
| I <sub>B</sub>                         | Input bias current                        | V <sub>S</sub> = 5 V                                                                                                                                              |             | ±15    |             | pA               |
| l <sub>os</sub>                        | Input offset current                      |                                                                                                                                                                   |             | ±5     |             | pA               |
| NOISE                                  |                                           |                                                                                                                                                                   |             |        | I           |                  |
| En                                     | Input voltage noise (peak-to-peak)        | f = 0.1 Hz to 10 Hz, V <sub>S</sub> = 5 V                                                                                                                         |             | 5.1    |             | μV <sub>PP</sub> |
| en                                     | Input voltage noise density               | f = 1 kHz, V <sub>S</sub> = 5 V                                                                                                                                   |             | 40     |             | nV/√ Hz          |
| INPUT C                                | APACITANCE                                |                                                                                                                                                                   |             |        | I           |                  |
| CID                                    | Differential                              |                                                                                                                                                                   |             | 2      |             | pF               |
| CIC                                    | Common-mode                               |                                                                                                                                                                   |             | 5.5    |             | pF               |
| OPEN-LC                                | DOP GAIN                                  |                                                                                                                                                                   |             |        |             |                  |
| A <sub>OL</sub> Open-loop voltage gain |                                           | $V_{\rm S} = 2.7 \text{ V}, (V_{-}) + 0.15 \text{ V} < V_{\rm O} < (V_{+}) - 0.15 \text{ V}, R_{\rm L} = 2 \text{ k}\Omega$ 110                                   |             |        | dB          |                  |
|                                        |                                           | $V_{\rm S}$ = 5.5 V, (V–) + 0.15 V < $V_{\rm O}$ < (V+) – 0.15 V, $R_{\rm L}$ = 2 k $\Omega$                                                                      |             | 125    |             |                  |
| FREQUE                                 | NCY RESPONSE                              |                                                                                                                                                                   |             |        |             |                  |
| GBW                                    | Gain-bandwidth product                    | V <sub>S</sub> = 5 V                                                                                                                                              |             | 1      |             | MHz              |
| φ <sub>m</sub>                         | Phase margin                              | V <sub>S</sub> = 5.5 V, G = 1                                                                                                                                     |             | 75     |             | ٥                |
| SR                                     | Slew rate                                 | V <sub>S</sub> = 5 V                                                                                                                                              |             | 1.5    |             | V/µs             |
|                                        |                                           | To 0.1%, V <sub>S</sub> = 5 V, 2-V step, G = 1, C <sub>L</sub> = 100 pF                                                                                           |             | 4      |             |                  |
| ts                                     | Settling time                             | To 0.01%, V <sub>S</sub> = 5 V, 2-V step, G = 1, C <sub>L</sub> = 100 pF                                                                                          |             | 5      |             | μs               |
| t <sub>OR</sub>                        | Overload recovery time                    | $V_{\rm S}$ = 5 V, $V_{\rm IN}$ × gain > $V_{\rm S}$                                                                                                              |             | 1      |             | μs               |
| THD+N                                  | Total harmonic distortion + noise         | $V_{\rm S}$ = 5.5 V, $V_{\rm CM}$ = 2.5 V, $V_{\rm O}$ = 1 V_{RMS}, G = 1, f = 1 kHz, 80-kHz measurement BW                                                       |             | 0.005% |             |                  |
| OUTPUT                                 |                                           | •                                                                                                                                                                 |             |        | I           |                  |
| V <sub>OH</sub>                        | Voltage output swing from positive supply | $R_L \ge 2 k\Omega$ , $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                                                                      | 1           |        |             | V                |
| V <sub>OL</sub>                        | Voltage output swing from negative supply | $R_L \le 10 \text{ k}\Omega, T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                                           |             | 40     | 75          | mV               |
| I <sub>SC</sub>                        | Short-circuit current                     | V <sub>S</sub> = 5.5 V                                                                                                                                            |             | ±40    |             | mA               |
| Z <sub>0</sub>                         | Open-loop output impedance                | V <sub>S</sub> = 5 V, f = 1 MHz                                                                                                                                   |             | 1200   |             | Ω                |
| POWER                                  | SUPPLY                                    |                                                                                                                                                                   | 1           |        | I           |                  |
| Vs                                     | Specified voltage range                   |                                                                                                                                                                   | 2.7 (±1.35) | :      | 5.5 (±2.75) | V                |
|                                        | -                                         |                                                                                                                                                                   |             |        |             |                  |
| lq                                     | Quiescent current per amplifier           | I <sub>O</sub> = 0 mA, V <sub>S</sub> = 5.5 V                                                                                                                     |             | 90     | 150         | μA               |



















#### 6.8 Typical Characteristics (continued)

at T<sub>A</sub> = 25°C, V+ = 2.75 V, V– = –2.75 V, R<sub>L</sub> = 10 k $\Omega$  connected to V<sub>S</sub> / 2, V<sub>CM</sub> = V<sub>S</sub> / 2, and V<sub>OUT</sub> = V<sub>S</sub> / 2 (unless otherwise noted)





### 7 Detailed Description

#### 7.1 Overview

The LM3xxLV family of low-power op amps is intended for cost-optimized systems. These devices operate from 2.7 V to 5.5 V, are unity-gain stable, and are designed for a wide range of general-purpose applications. The input common-mode voltage range includes the negative rail and allows the LM3xxLV family to be used in many single-supply applications.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Operating Voltage

The LM3xxLV family of op amps is specified for operation from 2.7 V to 5.5 V. In addition, many specifications apply from –40°C to 125°C. Parameters that vary significantly with operating voltages or temperature are shown in the *Electrical Characteristics* section.

#### 7.3.2 Common-Mode Input Range Includes Ground

The input common-mode voltage range of the LM3xxLV family extends to the negative supply rail and within 1 V below the positive rail for the full supply voltage range of 2.7 V to 5.5 V. This performance is achieved with a P-channel differential pair, as shown in the *Functional Block Diagram*. Additionally, a complementary N-channel differential pair has been included in parallel to eliminate issues with phase reversal that are common with previous generations of op amps. However, the N-channel pair is not optimized for operation, and significant performance degradation occurs while this pair is operational. TI recommends limiting any voltage applied at the inputs to at least 1 V below the positive supply rail (V+) to ensure that the op amp conforms to the specifications detailed in the *Electrical Characteristics* section.

#### 7.3.3 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the specified output voltage swing, because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return to the linear state. After the charge carriers return to the linear state, the device begins to slew at the specified slew rate.



Therefore, the propagation delay (in case of an overload condition) is the sum of the overload recovery time and the slew time. The overload recovery time for the LM3xxLV family is typically 1 µs.

#### 7.3.4 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can also involve the supply voltage pins. Each of these different pin functions has electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. Figure 7-1 shows the ESD circuits contained in the LM3xxLV. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



Figure 7-1. Equivalent Internal ESD Circuitry

#### 7.3.5 EMI Susceptibility and Input Filtering

Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The Figure 6-28 plot illustrates the performance of the LM3xxLV family's EMI filters across a wide range of frequencies. For more detailed information, see *EMI Rejection Ratio of Operational Amplifiers* available for download from www.ti.com.

#### 7.4 Device Functional Modes

The LM3xxLV family has a single functional mode. The devices are powered on as long as the power-supply voltage is between 2.7 V ( $\pm$ 1.35 V) and 5.5 V ( $\pm$ 2.75 V).



#### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM3xxLV devices are a family of low-power, cost-optimized operational amplifiers. The devices operate from 2.7 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The input common-mode voltage range includes the negative rail, and allows the LM3xxLV to be used in any single-supply applications.

#### 8.2 Typical Application

Figure 8-1 shows the LM3xxLV device configured in a low-side current sensing application.



Figure 8-1. LM3xxLV Device in a Low-Side, Current-Sensing Application

#### 8.2.1 Design Requirements

The design requirements for this design are:

- Load current: 0 A to 1 A
- Output voltage: 3.5 V
- Maximum shunt voltage: 100 mV

#### 8.2.2 Detailed Design Procedure

The transfer function of the circuit in Figure 8-1 is given in Equation 1:

$$V_{OUT} = I_{LOAD} \times R_{SHUNT} \times Gain$$

(1)

The load current ( $I_{LOAD}$ ) produces a voltage drop across the shunt resistor ( $R_{SHUNT}$ ). The load current is set from 0 A to 1 A. To keep the shunt voltage below 100 mV at maximum load current, the largest allowable shunt resistor is shown using Equation 2:

$$R_{SHUNT} = \frac{V_{SHUNT}_{MAX}}{I_{LOAD}_{MAX}} = \frac{100mV}{1A} = 100m\Omega$$

(2)



Using Equation 2,  $R_{SHUNT}$  is calculated to be 100 m $\Omega$ . The voltage drop produced by  $I_{LOAD}$  and  $R_{SHUNT}$  is amplified by the LM3xxLV device to produce an output voltage of approximately 0 V to 3.5 V. The gain needed by the LM3xxLV to produce the necessary output voltage is calculated using Equation 3:

$$Gain = \frac{\left(V_{OUT\_MAX} - V_{OUT\_MIN}\right)}{\left(V_{IN\_MAX} - V_{IN\_MIN}\right)}$$
(3)

Using Equation 3, the required gain is calculated to be 35 V/V, which is set with resistors  $R_F$  and  $R_G$ . Equation 4 sizes the resistors  $R_F$  and  $R_G$ , to set the gain of the LM3xxLV device to 35 V/V.

$$Gain = 1 + \frac{(R_F)}{(R_G)}$$
(4)

#### 8.2.3 Application Curve

Selecting  $R_F$  as 255 k $\Omega$  and  $R_G$  as 7.5 k $\Omega$  provides a combination that equals 35 V/V. Figure 8-2 shows the measured transfer function of the circuit shown in Figure 8-1. Notice that the gain is only a function of the feedback and gain resistors. This gain is adjusted by varying the ratio of the resistors and the actual resistors values are determined by the impedance levels that the designer wants to establish. The impedance level determines the current drain, the effect that stray capacitance has, and a few other behaviors. There is no optimal impedance selection that works for every system, you must choose an impedance that is ideal for your system parameters.



Figure 8-2. Low-Side, Current-Sense Transfer Function



#### 9 Power Supply Recommendations

The LM3xxLV family is specified for operation from 2.7 V to 5.5 V ( $\pm$ 1.35 V to  $\pm$ 2.75 V); many specifications apply from  $-40^{\circ}$ C to 125°C. The *Electrical Characteristics* section presents parameters that may exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 6 V may permanently damage the device; see the *Absolute Maximum Ratings* table.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce coupling errors from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Guidelines* section.

#### 9.1 Input and ESD Protection

The LM3xxLV family incorporates internal ESD protection circuits on all pins. For input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA, as stated in the *Section 6.1* table. Figure 9-1 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications.



Figure 9-1. Input Current Protection





### 10 Layout

#### **10.1 Layout Guidelines**

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and of the op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Take care to physically separate digital and analog grounds. Use thermal signatures or EMI measurement techniques to determine where the majority of the ground current is flowing and be sure to route this path away from sensitive analog circuitry. For more detailed information, see *Circuit Board Layout Techniques* application note.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace at a 90 degree angle is much better as opposed to running the traces in parallel with the noisy trace.
- Place the external components as close to the device as possible, as shown in Figure 10-2. Keeping R<sub>F</sub> and R<sub>G</sub> close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring may significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

#### 10.2 Layout Example



Figure 10-1. Schematic Representation for





Figure 10-2. Layout Example



### 11 Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report
- Texas Instruments, Circuit Board Layout Techniques application note

#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LM321LVIDBVR     | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | 1SPF                    | Samples |
| LM321LVIDCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | SN                                   | Level-2-260C-1 YEAR  | -40 to 125   | 1DH                     | Samples |
| LM324LVIDR       | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | LM324LV                 | Samples |
| LM324LVIDYYR     | ACTIVE        | SOT-23-THIN  | DYY                | 14   | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LM324L                  | Samples |
| LM324LVIPWR      | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU   SN                          | Level-2-260C-1 YEAR  | -40 to 125   | LM324LV                 | Samples |
| LM358LVIDDFR     | ACTIVE        | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | L58L                    | Samples |
| LM358LVIDGKR     | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAU   SN<br>  NIPDAUAG            | Level-2-260C-1 YEAR  | -40 to 125   | 1РКХ                    | Samples |
| LM358LVIDR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU   SN                          | Level-2-260C-1 YEAR  | -40 to 125   | L358LV                  | Samples |
| LM358LVIPWR      | ACTIVE        | TSSOP        | PW                 | 8    | 2000           | RoHS & Green    | NIPDAU   SN                          | Level-2-260C-1 YEAR  | -40 to 125   | 358LV                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

### PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



TEXAS

NSTRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nomina | ll              |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM321LVIDBVR              | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM321LVIDCKR              | SC70            | DCK                | 5  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| LM324LVIDR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LM324LVIDYYR              | SOT-23-<br>THIN | DYY                | 14 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| LM324LVIPWR               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LM358LVIDDFR              | SOT-23-<br>THIN | DDF                | 8  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM358LVIDGKR              | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM358LVIDR                | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM358LVIPWR               | TSSOP           | PW                 | 8  | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

25-Sep-2024



|              | · ·          | ·               |      |      | ,           |            |             |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM321LVIDBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM321LVIDCKR | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM324LVIDR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| LM324LVIDYYR | SOT-23-THIN  | DYY             | 14   | 3000 | 336.6       | 336.6      | 31.8        |
| LM324LVIPWR  | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| LM358LVIDDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| LM358LVIDGKR | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| LM358LVIDR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| LM358LVIPWR  | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

## **DBV0005A**



## **PACKAGE OUTLINE**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



## DBV0005A

## **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBV0005A

## **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **DGK0008A**



## **PACKAGE OUTLINE**

### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## DYY0014A

### PACKAGE OUTLINE

### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



- IOTES.
- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AB



## DYY0014A

## **EXAMPLE BOARD LAYOUT**

### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DYY0014A

### **EXAMPLE STENCIL DESIGN**

### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **D0014A**



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



## D0014A

# **EXAMPLE BOARD LAYOUT**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.



### D0014A

## **EXAMPLE STENCIL DESIGN**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **DCK0005A**



## **PACKAGE OUTLINE**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



### **DCK0005A**

## **EXAMPLE BOARD LAYOUT**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### DCK0005A

## **EXAMPLE STENCIL DESIGN**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **DDF0008A**



### **PACKAGE OUTLINE**

#### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



### **DDF0008A**

## **EXAMPLE BOARD LAYOUT**

#### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



4. Publication IPC-7351 may have alternate designs.



### **DDF0008A**

## **EXAMPLE STENCIL DESIGN**

#### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



<sup>7.</sup> Board assembly site may have different recommendations for stencil design.

## D0008A



### **PACKAGE OUTLINE**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.



### D0008A

## **EXAMPLE STENCIL DESIGN**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **PW0014A**



### **PACKAGE OUTLINE**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



### PW0014A

## **EXAMPLE BOARD LAYOUT**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.



### PW0014A

## **EXAMPLE STENCIL DESIGN**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### **PW0008A**



### **PACKAGE OUTLINE**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



### PW0008A

## **EXAMPLE BOARD LAYOUT**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.



### PW0008A

## **EXAMPLE STENCIL DESIGN**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated