





Support & training



ESD851 SLVSHZ9 – AUGUST 2024

# ESD851 36V Bidirectional ESD Protection Diode in SOD-323

#### **1** Features

- IEC 61000-4-2 ESD protection:
  - ±30kV contact discharge
  - ±30kV air gap discharge
- IEC 61000-4-5 surge protection:
  - 6.5A (8/20µs)
- Clamping voltage: 71V at 6.5A (8/20µs)
- IO Capacitance: 4.3pF (typical)
- DC breakdown voltage: 37.8V (minimum)
- Ultra low leakage current: 10nA (maximum)
- ESD clamping voltage: 56V at 16A TLP
- Industrial temperature range: -55°C to +150°C
- Industry standard SOD-323 leaded package (2.5mm × 1.2mm)

### **2** Applications

- I/O Protection
- Medical & Healthcare
- Appliances
- Lighting
- Test & Measurement

#### **3 Description**

The ESD851 is a bidirectional ESD protection diode designed for clamping harmful transients such as ESD and surge. The ESD851 is rated to dissipate ESD strikes up to  $\pm 30$ kV (contact and air gap discharge), which exceeds the maximum level specified in the IEC 61000-4-2 international standard (Level 4). For surges, the device can clamp 8/20µs surges with peak currents up to 6.5A in accordance with the IEC 61000-4-5 standard.

This device also features a 4.3pF (typical) IO capacitance enabling it to protect data lines. The low dynamic resistance and low clamping voltage provides system level protection against transient events.

The ESD851 is offered in the industry standard, leaded SOD-323 package to enable easy solderability.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|-------------|------------------------|-----------------------------|--|--|
| ESD851      | DYF (SOD-323, 2)       | 2.65mm × 1.3mm              |  |  |

(1) For more information, see Section 9.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Functional Block Diagram** 



## **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 2 Applications                       | 1 |
| 3 Description                        | 1 |
| 4 Pin Configuration and Functions    | 3 |
| 5 Specifications                     | 4 |
| 5.1 Absolute Maximum Ratings         | 4 |
| 5.2 ESD Ratings—JEDEC Specification  | 4 |
| 5.3 ESD Ratings—IEC Specification    | 4 |
| 5.4 Recommended Operating Conditions | 4 |
| 5.5 Thermal Information              | 5 |
| 5.6 Electrical Characteristics       | 5 |
| 5.7 Typical Characteristics          | 6 |
| 6 Application and Implementation     | 7 |

|   | 6.1 Application Information                         | 7  |
|---|-----------------------------------------------------|----|
| 7 | Device and Documentation Support                    |    |
|   | 7.1 Documentation Support                           |    |
|   | 7.2 Receiving Notification of Documentation Updates | 7  |
|   | 7.3 Support Resources                               |    |
|   | 7.4 Trademarks                                      | 7  |
|   | 7.5 Electrostatic Discharge Caution                 | 7  |
|   | 7.6 Glossary                                        | 7  |
| 8 | Revision History                                    | 8  |
| 9 | Mechanical, Packaging, and Orderable Information    | 8  |
|   | 9.1 Tape and Reel Information                       | 8  |
|   | 9.2 Mechanical Data                                 | 10 |
|   |                                                     |    |



### **4** Pin Configuration and Functions



### Figure 4-1. DYF Package, 2-Pin SOD-323 (Top View)

#### **Table 4-1. Pin Functions**

| PIN |      | TYPE <sup>(1)</sup> | DESCRIPTION                                               |  |  |  |  |
|-----|------|---------------------|-----------------------------------------------------------|--|--|--|--|
| NO. | NAME | ITPE'               | DESCRIPTION                                               |  |  |  |  |
| 1   | IO   | I/O                 | Protected Channel. If used as IO, connect pin 2 to ground |  |  |  |  |
| 2   | IO   | I/O                 | Protected Channel. If used as IO, connect pin 1 to ground |  |  |  |  |

(1) I = input, O = output. GND = ground

### 5 Specifications

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                    | Parameter                                                           | MIN | MAX | UNIT |
|------------------------------------|---------------------------------------------------------------------|-----|-----|------|
| P <sub>PP</sub> <sup>(2)</sup> (3) | IEC 61000-4-5 (t <sub>p</sub> 8/20µs) Peak Pulse<br>Power at 25°C   |     | 400 | W    |
| Ірр                                | IEC 61000-4-5 (t <sub>p</sub> 8/20µs) Peak Pulse<br>Current at 25°C |     | 6.5 | А    |
| T <sub>A</sub>                     | Ambient Operating Temperature                                       | -55 | 150 | °C   |
| T <sub>stg</sub>                   | Storage Temperature                                                 | -65 | 155 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Voltages are with respect to GND unless otherwise noted.

(3) Measured at 25°C

#### 5.2 ESD Ratings—JEDEC Specification

|                    |                                                                      |                                                                           | VALUE | UNIT |
|--------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|-------|------|
| V                  | Human body model (HBM), per ANSI/ESDA<br>JEDEC JS-001 <sup>(1)</sup> |                                                                           | ±2500 | V    |
| V <sub>(ESD)</sub> |                                                                      | Charged device model (CDM), per JEDEC specification JS-002 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufactuuring with a standard ESD control proccess

(2) JEDEC document JEP157 states that 250V CDM allows safe manufactuuring with a standard ESD control process.

#### 5.3 ESD Ratings—IEC Specification

|                    |                         |                                 | VALUE  | UNIT |
|--------------------|-------------------------|---------------------------------|--------|------|
| V                  | Electrostatic discharge | IEC 61000-4-2 contact discharge | ±30000 | V    |
| V <sub>(ESD)</sub> |                         | IEC 61000-4-2 air-gap discharge | ±30000 | v    |

#### **5.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                   | MIN | NOM | MAX | UNIT |
|-----------------|-----------------------------------|-----|-----|-----|------|
| V <sub>IN</sub> | Input pin voltage                 | -36 |     | 36  | V    |
| T <sub>A</sub>  | Operating Free Air<br>Temperature | -55 |     | 150 | °C   |



#### 5.5 Thermal Information

|                       |                                              | ESD851        |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DYF (SOD-323) | UNIT |
|                       |                                              | 2 PINS        |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 686.1         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 267.0         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 560.5         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 91.4          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 546.2         | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 5.6 Electrical Characteristics

At TA=25°C (unless otherwise noted) (1)

|                    | PARAMETER                                                                                                                           | TEST CONDITION                                            | MIN  | TYP  | MAX  | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| V <sub>RWM</sub>   | Reverse stand-off voltage                                                                                                           | I <sub>IO</sub> <50nA, across operating temperature range |      |      | 36   | V    |
| V <sub>BR</sub>    | Breakdown voltage                                                                                                                   | I <sub>IO</sub> = 10mA, I/O to GND or GND to I/O          | 37.8 | 41.2 | 44.2 | V    |
| I <sub>LEAK</sub>  | Reverse leakage current                                                                                                             | V <sub>IO</sub> = 36V, IO to GND or GND to IO             |      | 5    | 10   | nA   |
|                    | $NP = \begin{cases} Surge clamping \\ voltage, t_p = 8/20\mu s \\ (2) \\ TLP clamping \\ voltage, t_p = 100 \text{ ns} \end{cases}$ | I <sub>PP</sub> = 1A, IO to GND or GND to IO              |      |      | 47   | V    |
|                    |                                                                                                                                     | I <sub>PP</sub> = 5A, IO to GND or GND to IO              |      |      | 64   | V    |
| V <sub>CLAMP</sub> |                                                                                                                                     | I <sub>PP</sub> = 6.5A, IO to GND or GND to IO            |      |      | 71   | V    |
|                    |                                                                                                                                     | I <sub>PP</sub> = 16A, IO to GND or GND to IO             |      | 56   |      | V    |
| D                  | Dynamic                                                                                                                             | IO to GND                                                 |      | 0.6  |      | Ω    |
| R <sub>DYN</sub>   | resistance <sup>(3)</sup>                                                                                                           | GND to IO                                                 | 0.6  |      | 12   |      |
| CL                 | Line capacitance                                                                                                                    | $V_{IO} = 0V; f = 1MHz, IO to GND$                        |      | 4.3  | 6    | pF   |

(1) Typical parameters are measured at 25°C

(2) Nonrepetitive current pulse 8 to 20µs exponentially decaying waveform according to IEC 61000-4-5

(3) Extraction of R<sub>DYN</sub> using least squares fit of TLP characteristics between I = 10A and I = 20A





4.25

4





### 6 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 6.1 Application Information

The ESD851 is a diode type TVS which provides a path to ground for dissipating transient voltage spikes, such as ESD or surge, on signal lines and power lines. Connect the device in parallel to the down stream circuitry for protection. As the current from the transient passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{DYN}$  of the triggered TVS holds this voltage ( $V_{CLAMP}$ ) to a safe level for the protected IC. For more information on how to properly use this device, refer to the *ESD Packaging and Layout Guide* for more details.

#### 7 Device and Documentation Support

#### 7.1 Documentation Support

#### 7.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, ESD Layout Guide application reports
- Texas Instruments, Generic ESD Evaluation Module user's guide
- Texas Instruments, Picking ESD Diodes for Ultra High-Speed Data Lines application reports
- Texas Instruments, *Reading and Understanding an ESD Protection* data sheet

#### 7.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 7.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 7.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 7.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



#### **8 Revision History**

| DATE        | REVISION | NOTES           |  |  |  |  |
|-------------|----------|-----------------|--|--|--|--|
| August 2024 | *        | Initial Release |  |  |  |  |

#### 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 9.1 Tape and Reel Information



| Device | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1<br>Quadrant |
|--------|-----------------|--------------------|------|------|--------------------------|-----------------------|---------|---------|---------|---------|--------|------------------|
| ESD851 | LARGE<br>T&R    | DYF                | 2    | 3000 | 178.000                  | 9.500                 | 1.480   | 3.300   | 1.250   | 4.000   | 8.000  | Q1               |





| Device | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------|--------------|-----------------|------|------|-------------|------------|-------------|
| ESD851 | LARGE T&R    | DYF             | 2    | 3000 | 210.000     | 200.000    | 42.000      |





### **PACKAGE OUTLINE**

#### SOT(SOD-323) - 1 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
This drawing is subject to change without notice.





### **EXAMPLE BOARD LAYOUT**

### **DYF0002A**

# SOT(SOD-323) - 1 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

3. Publication IPC-7351 may have alternate designs.

4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





### **EXAMPLE STENCIL DESIGN**

#### SOT(SOD-323) - 1 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
Board assembly site may have different recommendations for stencil design.





#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| ESD851DYFR       | ACTIVE        | SOT          | DYF                | 2    | 3000           | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -55 to 150   | 3H6F                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OUTLINE**

# SOT(SOD-323) - 1 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# SOT(SOD-323) - 1 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# SOT(SOD-323) - 1 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

6. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated