







<span id="page-0-0"></span>**72 TEXAS INSTRUMENTS** 

**[ADS8681W,](https://www.ti.com/product/ADS8681W) [ADS8685W](https://www.ti.com/product/ADS8685W), [ADS8689W](https://www.ti.com/product/ADS8689W)** [SBASAY5](https://www.ti.com/lit/pdf/SBASAY5) – JUNE 2024

# **ADS868xW 16-Bit, High-Speed, Single-Supply, SAR ADC Data Acquisition System With Programmable, Bipolar Input Ranges**

# **1 Features**

- 16-bit ADC with integrated analog front-end
- High speed:
	- ADS8681W: 1MSPS
	- ADS8685W: 500kSPS
	- ADS8689W: 100kSPS
- Software programmable input ranges:
	- Bipolar differential ranges: ±12.288V, ±10.24V, ±6.144V, ±5.12V, and ±2.56V
	- Unipolar differential ranges: 0V–12.288V, 0V– 10.24V, 0V–6.144V, and 0V–5.12V
- Analog supply (5V): 1.65V to 5V I/O supply
- Constant resistive input impedance  $\geq 1 \text{M}\Omega$
- Input bandwidth: 450kHz
- Input overvoltage protection: Up to ±20V
- On-chip, 4.096V reference with low drift
- Excellent performance:
	- DNL: ±0.6LSB; INL: ±0.6LSB
	- SNR: 80dB; THD: –105dB
- ALARM feature with high, low threshold
- multiSPI<sup>™</sup> interface with daisy-chain
- Extended industrial temperature range:

# $-$  –40°C to +125°C

# **2 Applications**

- [Analog input modules](https://www.ti.com/solution/analog-input-module)
- [Semiconductor tests](https://www.ti.com/solution/semiconductor-test)
- [Servo drive control modules](https://www.ti.com/solution/servo-drive-control-module)

# **3 Description**

The ADS8681W, ADS8685W, and ADS8689W are an integrated data acquisition system family based on a successive approximation (SAR) analog-to-digital converter (ADC) topology. The devices feature a high-speed, high-precision SAR ADC, integrated differential analog front-end (AFE) input driver circuit. The ADS868xW includes an overvoltage protection circuit up to ±20V and an on-chip 4.096V reference with extremely low temperature drift.

The devices operate on a single 5V analog supply, but support true bipolar input ranges and unipolar input ranges. The bipolar input ranges are ±12.288V, ±6.144V, ±10.24V, ±5.12V, and ±2.56V, and the unipolar input ranges are from 0V to 12.288V, 10.24V, 6.144V, and 5.12V. The devices offer a high resistive input impedance (≥ 1MΩ) irrespective of the selected input range.

The multiSPI digital interface is backward-compatible to the traditional SPI protocol. Additionally, configurable features simplify interface to a wide range of host controllers.

#### **Package Information**



- (1) For more information, see the *[Mechanical, Packaging, and](#page-60-0) [Orderable Information](#page-60-0)*.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Block Diagram**



# **Table of Contents**





<span id="page-2-0"></span>

# **4 Pin Configuration and Functions**



# **Figure 4-1. RUM Package, 16-Pin WQFN (Top View)**





(1) AI = analog input, AIO = analog input/output, DI = digital input, DO = digital output, and P = power supply.



# <span id="page-3-0"></span>**5 Specifications**

# **5.1 Absolute Maximum Ratings**

over operating ambient temperature range (unless otherwise noted) $(1)$ 



(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# **5.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

<span id="page-4-0"></span>

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



# **5.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/SPRA953) application note.



# <span id="page-5-0"></span>**5.5 Electrical Characteristics**

all minimum and maximum specifications are at T<sub>A</sub> = –40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; AVDD = 5V, DVDD = 3.3V, V $_{\sf REF}$  = 4.096V (internal), and maximum throughput (unless otherwise noted)





# **5.5 Electrical Characteristics (continued)**

all minimum and maximum specifications are at T<sub>A</sub> = –40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; AVDD = 5V, DVDD = 3.3V, V<sub>REF</sub> = 4.096V (internal), and maximum throughput (unless otherwise noted)





# **5.5 Electrical Characteristics (continued)**

all minimum and maximum specifications are at T<sub>A</sub> = –40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; AVDD = 5V, DVDD = 3.3V, V<sub>REF</sub> = 4.096V (internal), and maximum throughput (unless otherwise noted)





# **5.5 Electrical Characteristics (continued)**

all minimum and maximum specifications are at T<sub>A</sub> = –40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; AVDD = 5V, DVDD = 3.3V, V<sub>REF</sub> = 4.096V (internal), and maximum throughput (unless otherwise noted)





### <span id="page-9-0"></span>**5.6 Timing Requirements**

at AVDD\_5V = 4.75V to 5.25V, VDD\_1V8 = 1.75V to 1.85V, IOVDD = 1.15V to 1.85V, and maximum throughput (unless otherwise noted); minimum and maximum values at T<sub>A</sub> = -40°C to +125°C; typical values at T<sub>A</sub> = 25°C





# **5.6 Timing Requirements (continued)**

at AVDD\_5V = 4.75V to 5.25V, VDD\_1V8 = 1.75V to 1.85V, IOVDD = 1.15V to 1.85V, and maximum throughput (unless otherwise noted); minimum and maximum values at T<sub>A</sub> = -40°C to +125°C; typical values at T<sub>A</sub> = 25°C





# <span id="page-11-0"></span>**5.7 Timing Diagrams**







**Figure 5-2. Asynchronous Reset Timing Diagram**









**Figure 5-4. Standard SPI Interface Timing Diagram for CPHA = 1**



**Figure 5-5. multiSPI Interface Timing Diagram for Dual SDO-x and CPHA = 0**



<span id="page-13-0"></span>

**Figure 5-6. multiSPI Interface Timing Diagram for Dual SDO-x and CPHA = 1**



**Figure 5-7. multiSPI Source-Synchronous External Clock Serial Interface Timing Diagram**



**Figure 5-8. multiSPI Source-Synchronous Internal Clock Serial Interface Timing Diagram**

<span id="page-14-0"></span>

# **5.8 Typical Characteristics**























<span id="page-20-0"></span>

# **6 Detailed Description**

# **6.1 Overview**

The ADS868xW are a family of high-speed, high-performance, easy-to-use integrated data acquisition system devices. These single-channel devices support true bipolar differential and single-ended input voltage swings up to ±12.288V and operate on a single 5V analog supply. The ADS868xW features an enhanced SPI interface (multiSPI) that allows the sampling rate to be maximized even with lower speed host controllers.

The ADS868xW consists of a high-precision successive approximation register (SAR) analog-to-digital converter (ADC) and a power-optimized analog front-end (AFE) circuit for signal conditioning. The ADS868xW includes:

- A high-resistive input impedance ( $\geq 1 \text{M}\Omega$ ) that is independent of the sampling rate
- A programmable gain amplifier (PGA) with a differential and single-ended input configuration supporting nine software-programmable unipolar and bipolar input ranges
- A second-order, low-pass antialiasing filter
- An ADC driver amplifier that provides quick settling of the SAR ADC input for high accuracy
- An input overvoltage protection circuit up to ±20V

The device features a low temperature drift, 4.096V internal reference with a fast-settling buffer and a multiSPI serial interface with daisy-chain (DAISY) and ALARM features.

The integrated precision AFE circuit includes high input impedance and a precision ADC operating from a single 5V supply. This AFE circuit offers a simplified end solution without requiring external high-voltage bipolar supplies and complicated driver circuits.

# **6.2 Functional Block Diagram**





# <span id="page-21-0"></span>**6.3 Feature Description**

### *6.3.1 Analog Input Structure*

The device features a differential input structure. Figure 6-1 shows the simplified circuit schematic for the AFE circuit, including the input overvoltage protection circuit, PGA, low-pass filter (LPF), and high-speed ADC driver.



**Figure 6-1. Simplified Analog Front-End Circuit Schematic**

The ADS868xW supports multiple unipolar or bipolar, single-ended and differential input voltage ranges based on the program register configurations. .As explained in the RANGE SEL REG register, configure the input voltage range to be bipolar or unipolar. The bipolar ranges are  $\pm 3V \times V_{REF}$ ,  $\pm 2.5V \times V_{REF}$ ,  $\pm 1.5V \times V_{REF}$ ,  $\pm 1.25V$  $\times$  V<sub>REF</sub>, and ±0.625V  $\times$  V<sub>REF</sub>. The unipolar ranges are 0V to 3V  $\times$  V<sub>REF</sub>, 0V to 2.5V  $\times$  V<sub>REF</sub>, 0V to 1.5  $\times$  V<sub>REF</sub>, and 0V to 1.25  $\times$  V<sub>RFF</sub>. With the internal or external reference voltage set to 4.096V, configure the device input ranges to bipolar or unipolar ranges. The configured bipolar ranges are ±12.288V, ±10.24V, ±6.144V, ±5.12V, and ±2.56V. The configured unipolar ranges are 0V to 12.288V, 0V to 10.24V, 0V to 6.144V, and 0V to 5.12V.

The device samples the voltage difference between the AIN\_P and the AIN\_M pins. For optimum performance, make sure the input currents and impedances along each input path are matched. Route the two single-ended signals to AIN\_P and AIN\_M as symmetrically as possible from the signal source to the ADC input pins.

If the analog input pins (AIN\_P) or (AIN\_M) to the device are left floating, the output of the ADC corresponds to an internal biasing voltage. The output from the ADC is considered invalid if the device operates with floating input pins. This condition does not cause any damage to the device, which becomes fully functional when a valid input voltage is applied to the pins.

# *6.3.2 Analog Input Impedance*

The device presents a resistive input impedance  $\geq 1\text{M}\Omega$  on each of the analog inputs. The input impedance is independent of the ADC sampling frequency or the input signal frequency. The primary advantage of such high-impedance inputs is the ease of driving the ADC inputs without requiring driving amplifiers with low output impedance. Bipolar, high-voltage power supplies are not required in the system because this ADC does not require any high-voltage, front-end drivers. In most applications, the signal sources or sensor outputs are directly connected to the ADC input, thus significantly simplifying the design of the signal chain.

To maintain the dc accuracy of the system, match the external source impedance on the AIN\_P input pin with an equivalent resistance on the AIN\_M pin. This matching helps cancel any additional offset error contributed by the external resistance.

# *6.3.3 Input Protection Circuit*

The device features an internal overvoltage protection (OVP) circuit on each of the analog inputs. Use the external protection devices in the end application to protect against surges, electrostatic discharge (ESD), and electrical fast transient (EFT) conditions. [Figure 6-2](#page-22-0) illustrates a conceptual block diagram of the internal OVP circuit.

<span id="page-22-0"></span>



**Figure 6-2. Input Overvoltage Protection Circuit Schematic**

As shown in Figure 6-2, the combination of input resistors and PGA gain-setting resistors  $R_{FB}$  and  $R_{DC}$  limit the current flowing into the input pin. Use 1MΩ (or 1.2MΩ for appropriate input ranges) input resistors. A combination of antiparallel diodes, D1 and D2, are added to protect the internal circuitry and set the overvoltage protection limits.

Table 6-1 explains the various operating conditions for the device when powered on. Make sure the device is properly powered up (AVDD = 5V) or offers a low impedance of <  $30kΩ$ . When properly set, the internal overvoltage protection circuit withstands up to ±20V on the analog input pins.

| <b>INPUT CONDITION(1)</b><br>$(V_{OVP} = \pm 20V)$            |                                                        | <b>TEST</b><br><b>CONDITION</b> | <b>ADC</b><br><b>OUTPUT</b> | <b>COMMENTS</b>                                                                                             |  |  |
|---------------------------------------------------------------|--------------------------------------------------------|---------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------|--|--|
| <b>CONDITION</b>                                              | <b>RANGE</b>                                           |                                 |                             |                                                                                                             |  |  |
| $ V_{IN} $ < $ V_{\text{RANGE}} $                             | Within operating range                                 | All input<br>ranges             | Valid                       | The device functions as per data sheet specifications.                                                      |  |  |
| $ V_{\text{RANGE}} $ < $ V_{\text{IN}} $ < $ V_{\text{OVP}} $ | Beyond operating range but<br>within overvoltage range | All input<br>ranges             | Saturated                   | The ADC output is saturated, but the device is internally<br>protected (not recommended for extended time). |  |  |
| $ V_{IN} $ > $ V_{OVP} $                                      | Beyond overvoltage range                               | All input<br>ranges             | Saturated                   | This usage condition potentially causes irreversible damage<br>to the device.                               |  |  |

**Table 6-1. Input Overvoltage Protection Limits When AVDD = 5V**

(1) GND = 0V, AIN\_M = 0V,  $|V_{RANGE}|\$  is the maximum input voltage for any selected input range, and  $|V_{OVP}|\$  is the breakdown voltage for the internal OVP circuit. Assume that  $R<sub>S</sub>$  is approximately 0Ω.

The results indicated in Table 6-1 assume that the analog input pin is driven by a very low impedance source ( $R_S$ ) is approximately 0Ω). However, if the source driving the input has higher impedance, the current flowing through the protection diodes reduces further, thereby increasing the OVP voltage range. Higher source impedances result in gain errors and contribute to overall system noise performance.

[Figure 6-3](#page-23-0) illustrates the voltage versus current response of the internal overvoltage protection circuit when the device is powered on. According to this current-to-voltage (I-V) response, the current flowing into the device input pin is limited by the input impedance. The input impedance is 1MΩ (or 1.2MΩ for appropriate input ranges). However, for voltages beyond ±20V, the internal node voltages surpass the breakdown voltage for internal transistors. Thus, the limit for overvoltage protection is set on the input pin.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* 23



<span id="page-23-0"></span>

### **Figure 6-3. I-V Curve for the Input OVP Circuit (AVDD = 5V)**

The same overvoltage protection circuit also provides protection to the device when the device is not powered on and AVDD is floating. This condition arises when the input signals are applied before the ADC is fully powered on. Table 6-2 shows the overvoltage protection limits for this condition.

| <b>INPUT CONDITION(1)</b> |                                       |                       |                   |                                                                                 |  |
|---------------------------|---------------------------------------|-----------------------|-------------------|---------------------------------------------------------------------------------|--|
| <b>CONDITION</b>          | $(V_{OVP} = \pm 15V)$<br><b>RANGE</b> | <b>TEST CONDITION</b> | <b>ADC OUTPUT</b> | <b>COMMENTS</b>                                                                 |  |
| $ V_{IN} $ < $ V_{OVP} $  | Within overvoltage range              | All input ranges      | Invalid           | The device is not functional but is protected internally by the<br>OVP circuit. |  |
| $ V_{IN} $ > $ V_{OVP} $  | Beyond overvoltage range              | All input ranges      | Invalid           | This usage condition potentially causes irreversible damage<br>to the device.   |  |

**Table 6-2. Input Overvoltage Protection Limits When AVDD = Floating**

(1) AVDD = floating, GND = 0V, AIN\_M = 0V,  $|V_{\text{RANGE}}|$  is the maximum input voltage for any selected input range, and  $|V_{\text{OVP}}|$  is the breakdown voltage for the internal OVP circuit. Assume that  $R_S$  is approximately 0 $\Omega$ .

Figure 6-4 shows the I-V response of the internal overvoltage protection circuit when the device is not powered on. According to this I-V response, the current flowing into the device input pin is limited by the 1MΩ input impedance. However, for voltages beyond ±15V, the internal node voltage surpasses the breakdown voltage for internal transistors. Thus, the limit for overvoltage protection is set on the input pin.



**Figure 6-4. I-V Curve for the Input OVP Circuit (AVDD = Floating)** 



### *6.3.4 Programmable Gain Amplifier (PGA)*

The device features a programmable gain amplifier (PGA) as part of the analog signal-conditioning circuit. This circuit converts the original single-ended or differential input signal into a signal that drives the internal SAR ADC. The PGA also adjusts the common-mode level of the input signal before the signal is fed into the SAR ADC. This process provides maximum usage of the ADC input dynamic range. Depending on the range of the input signal, adjust the PGA gain by setting the RANGE\_SEL[3:0] bits in the configuration register. See the [RANGE\\_SEL\\_REG register](#page-51-0). The default or power-on state for the RANGE\_SEL[3:0] bits is 0000, corresponding to an input signal range of  $\pm 3V \times V_{REF}$ . Table 6-3 lists the various configurations of the RANGE\_SEL[3:0] bits for the different analog input voltage ranges.

The PGA uses a precisely-matched network of resistors for multiple gain configurations. Matching between these resistors is accurately trimmed to keep the overall gain error low across all input ranges.

| <b>1990 - P. Millet Range Octobrion Dito Comiguration</b> |                  |                  |                  |                  |  |  |  |  |
|-----------------------------------------------------------|------------------|------------------|------------------|------------------|--|--|--|--|
| <b>ANALOG INPUT RANGE</b>                                 | RANGE_SEL[3:0]   |                  |                  |                  |  |  |  |  |
| $(AIN_P - AIN_M)$                                         | BIT <sub>3</sub> | BIT <sub>2</sub> | BIT <sub>1</sub> | BIT <sub>0</sub> |  |  |  |  |
| $±3V \times V_{REF}$                                      | 0                | 0                |                  | 0                |  |  |  |  |
| $±2.5V \times V_{REF}$                                    | $\Omega$         | 0                | $\Omega$         |                  |  |  |  |  |
| $±1.5V \times V_{REF}$                                    | 0                | 0                |                  | 0                |  |  |  |  |
| $±1.25V \times V_{REF}$                                   | $\Omega$         | $\Omega$         |                  |                  |  |  |  |  |
| $\pm 0.625$ V × V <sub>REF</sub>                          | $\Omega$         |                  | $\Omega$         | 0                |  |  |  |  |
| $0V-3V \times V_{REF}$                                    |                  | $\Omega$         | $\Omega$         | $\Omega$         |  |  |  |  |
| $0V-2.5V \times V_{REF}$                                  |                  | $\Omega$         | $\Omega$         |                  |  |  |  |  |
| $0V-1.5V \times V_{REF}$                                  |                  | $\Omega$         |                  | 0                |  |  |  |  |
| $0V-1.25V \times V_{RFF}$                                 |                  | $\Omega$         |                  |                  |  |  |  |  |

**Table 6-3. Input Range Selection Bits Configuration**

# *6.3.5 Second-Order, Low-Pass Filter (LPF)*

To mitigate the noise of the front-end amplifier and PGA gain resistors, the device AFE circuit features a second-order, antialiasing LPF at the PGA output. Figure 6-5 and Figure 6-6 show the magnitude and phase response of the analog antialiasing filter, respectively. For maximum performance, the –3dB cutoff frequency for the antialiasing filter is typically set to 500kHz. The performance of the filter is consistent across all input ranges supported by the ADC.



#### **[ADS8681W,](https://www.ti.com/product/ADS8681W) [ADS8685W](https://www.ti.com/product/ADS8685W), [ADS8689W](https://www.ti.com/product/ADS8689W)** [SBASAY5](https://www.ti.com/lit/pdf/SBASAY5) – JUNE 2024 **[www.ti.com](https://www.ti.com)**



#### *6.3.6 ADC Driver*

To meet device performance at the maximum sampling rate, make sure the sample-and-hold capacitors at the ADC input successfully charge and discharge during the acquisition time window. This drive requirement at the input of the ADC necessitates the use of a high-bandwidth, low-noise, and stable amplifier buffer. Such an input driver is integrated in the front-end signal path of the device analog input channel.

#### *6.3.7 Reference*

The device operates with either an internal or external voltage reference using the internal buffer. The internal or external reference selection is determined by programming the INTREF\_DIS bit of the [RANGE\\_SEL\\_REG](#page-51-0) [register](#page-51-0). The internal reference source is enabled (INTREF DIS = 0) by default after reset or when the device powers up. Program the INTREF\_DIS bit to logic 1 to disable the internal reference source whenever an external reference source is used.

#### **6.3.7.1 Internal Reference**

The device features an internal reference source with a nominal output value of 4.096V. To select the internal reference, program the INTREF DIS bit of the RANGE SEL REG register to logic 0. When the internal reference is used, the REFIO pin becomes an output with the internal reference value. As shown in Figure 6-7, place a 4.7µF (minimum) decoupling capacitor between the REFIO and REFGND pins. The output impedance of the internal band-gap circuit creates a low-pass filter with this capacitor to band-limit the noise of the reference. Using a smaller capacitor value allows higher reference noise in the system that potentially degrades SNR and SINAD performance. Do not use the REFIO pin to drive external ac or dc loads because of limited current output capability. Use the REFIO pin as a source if followed by an acceptable op amp buffer (such as the [OPA320\)](https://www.ti.com/lit/pdf/SBOS513).



**Figure 6-7. Device Connections for Using an Internal 4.096V Reference**



The device internal reference is factory-trimmed to provide the initial accuracy specification. The histogram in Figure 6-8 shows the distribution of the internal voltage reference output taken from more than 3420 production devices.



#### **Figure 6-8. Internal Reference Accuracy Histogram at Room Temperature**

The initial accuracy specification for the internal reference is degraded if the die is exposed to any mechanical or thermal stress. Heating the device while soldering to a printed circuit board (PCB) and any subsequent solder reflow is a primary cause for shifts in the  $V_{REF}$  value. The main cause of thermal hysteresis is a change in die stress and is a function of the package, die-attach material, molding compound, and device layout.

To illustrate this effect, 30 devices were soldered using lead-free solder paste with the manufacturer suggested reflow profile. This process is explained in the *[AN-2029 Handling and Process Recommendations](https://www.ti.com/lit/pdf/SNOA550)* application [note](https://www.ti.com/lit/pdf/SNOA550). As shown in Figure 6-9, the internal voltage reference output is measured before and after the reflow process and the typical shift in value. Although all tested units exhibit a positive shift in the output voltages, negative shifts are also possible. The histogram in Figure 6-9 shows the typical shift for exposure to a single reflow profile. Exposure to multiple reflows, which is common on PCBs with surface-mount components on both sides, causes additional shifts in the output voltage. If the PCB is to be exposed to multiple reflows, solder the ADS868xW in the second pass to minimize device exposure to thermal stress.



**Figure 6-9. Solder Heat Shift Distribution Histogram** 



The internal reference is also temperature compensated to provide excellent temperature drift over an extended industrial temperature range of –40°C to +125°C. Figure 6-10 shows the variation of the internal reference voltage across temperature for different values of the AVDD supply voltage. Figure 6-11 shows histogram distribution of the reference voltage drift for the WQFN (RUM) package.





#### **6.3.7.2 External Reference**

The device provides a provision for applications that require a better reference voltage or a common reference voltage for multiple devices. This provision allows an external reference source to be used with an internal buffer to drive the ADC reference pin. To select the external reference mode, program the INTREF\_DIS bit of the RANGE\_SEL\_REG register to logic 1. In this mode, apply an external 4.096V reference at the REFIO pin, which functions as an input. The internal buffer is optimally designed to handle the dynamic loading on the REFCAP pin that is internally connected to the ADC reference input. Thus, any low-power, low-drift, or small-size external reference is applicable in this mode. Appropriately filter the output of the external reference to minimize the resulting effect of the reference noise on system performance. Figure 6-12 shows a typical connection diagram for this mode.



**Figure 6-12. Device Connections for Using an External 4.096V Reference**

The output of the internal reference buffer appears at the REFCAP pin. Place a 10µF minimum capacitance between the REFCAP and REFGND pins. Place another 1µF capacitor as close to the REFCAP pin as possible for decoupling high-frequency signals. Do not use the internal buffer to drive external ac or dc loads because of the limited current output capability of this buffer.



The performance of the internal buffer output is very stable across the entire operating temperature range of –40°C to +125°C. Figure 6-13 shows the variation in the REFCAP output across temperature for different values of the AVDD supply voltage. As shown in Figure 6-14, the typical specified value of the reference buffer drift over temperature is 0.5ppm/°C. The maximum specified temperature drift is equal to 2ppm/°C.



30 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* Copyright © 2024 Texas Instruments Incorporated



#### *6.3.8 ADC Transfer Function*

The device supports single-ended and differential inputs supporting both bipolar and unipolar input ranges. The output of the device is in straight-binary format for both bipolar and unipolar input ranges.

Figure 6-15 shows the ideal transfer characteristic for all input ranges. The full-scale range (FSR) for each input signal is equal to the difference between the positive full-scale (PFS) and the negative full-scale (NFS) input voltage. The LSB size is equal to FSR / 2<sup>16</sup>. For a reference voltage of V<sub>REF</sub> = 4.096V, Table 6-4 lists the LSB values corresponding to the different input ranges.



**Figure 6-15. Device Transfer Function (Straight-Binary Format)**







#### *6.3.9 Alarm Features*

The device features an active-high alarm output on the ALARM/SDO-1/GPO pin, provided that the pin is configured for alarm functionality. To enable the ALARM output on the multifunction pin, set the SDO1\_CONFIG[1:0] bits of the [SDO\\_CTL\\_REG register](#page-49-0) to 01b.

The device features two types of alarm functions: an input alarm and an AVDD alarm.

- For the input alarm, the voltage at the ADC input is monitored and compared against user-programmable high and low threshold values. The device sets an active high alarm output when the corresponding digital value of the input signal goes beyond the high or low threshold set by the user. See the *[Input Alarm](#page-32-0)* section for a detailed explanation of the input alarm feature functionality.
- For the AVDD alarm, the ADC analog supply voltage (AVDD) is monitored and compared against the specified typical threshold values of the AVDD supply. The low threshold value is 4.7V and the high threshold value is 5.3V. The device sets an active high alarm output if the AVDD value crosses the specified low (4.7V) or high threshold (5.3V) values in either direction.

When the alarm functionality is turned on, both the input and AVDD alarm functions are enabled by default. These alarm functions are selectively disabled by programming the IN AL DIS and VDD AL DIS bits (respectively) of the [RST\\_PWRCTL\\_REG register.](#page-47-0)

Each alarm (input or AVDD) has two associated types of alarm flags: the *active* alarm flag and the *tripped*  alarm flag. All alarm flags are read in the [ALARM\\_REG register](#page-52-0). Both flags are set when the associated alarm is triggered. The active alarm is cleared at the end of the current ADC conversion (and set again if the alarm condition persists). However, the tripped flag is cleared only after ALARM\_REG is read.

The ALARM output flags are updated internally at the end of every conversion. These output flags are read during any data frame that the user initiates by bringing the CONVST/CS signal to a low level.

Read the ALARM output flags in three different ways. Read these flags with the ALARM output pin, by reading the internal ALARM registers, or by appending the ALARM flags to the data output.

- A high level on the ALARM pin indicates an over- or undervoltage condition on AVDD or on the analog input channel of the device. This pin is able to be wired to interrupt the host input.
- The internal ALARM flag bits in the ALARM\_REG register are updated at the end of conversion. After receiving an ALARM interrupt on the output pin, read the internal alarm flag registers for more details on the conditions that generated the alarm.
- The alarm output flags are selectively appended to the data output bit stream (see the DATAOUT\_CTL\_REG [register](#page-50-0) for configuration details).

[Figure 6-16](#page-32-0) depicts a functional block diagram for the device alarm functionality.

<span id="page-32-0"></span>

**Figure 6-16. Alarm Functionality Schematic**

### **6.3.9.1 Input Alarm**

The device features a high and a low alarm on the analog input. The alarms corresponding to the input signal have independently programmable thresholds and a common hysteresis setting controlled through the [ALARM\\_H\\_TH\\_REG](#page-53-0) and [ALARM\\_L\\_TH\\_REG](#page-53-0) registers.

The device sets the input high alarm when the digital output exceeds the high alarm upper limit [high alarm threshold (T)]. The alarm resets when the digital output is less than or equal to the high alarm lower limit [high alarm  $(T) - H - 1$ . Figure 6-17 shows this function.

Similarly, the input low alarm is triggered when the digital output falls below the low alarm lower limit [low alarm threshold (T)]. The alarm resets when the digital output is greater than or equal to the low alarm higher limit [low alarm  $(T)$  + H + 1]. Figure 6-18 shows this function.



#### **6.3.9.2 AVDD Alarm**

The device features a high and a low alarm on the analog voltage supply, AVDD. Unlike the input signal alarm, the AVDD alarm has fixed trip points that are set by design. The device features an internal analog comparator that constantly monitors the analog supply against the high and low threshold voltages. The high alarm is set if AVDD exceeds a typical value of 5.3V and the low alarm is asserted if AVDD drops below 4.7V. This feature is specially useful for debugging unusual device behavior caused by a glitch or brownout condition on the analog AVDD supply.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* 33



### <span id="page-33-0"></span>**6.4 Device Functional Modes**

The device features the multiSPI digital interface for communication and data transfer between the device and host controller. The multiSPI interface supports many data transfer protocols that the host uses to exchange data and commands with the device. The host transfers data into the device using one of the standard SPI modes. However, the device has various configurations available to output data to meet the specific application demands of throughput and latency. The data output in these modes is controlled either by the host or the device, and the timing is either system synchronous or source synchronous. For detailed explanation of the supported data transfer protocols, see the *[Data Transfer Protocols](#page-42-0)* section.

This section describes the main components of the digital interface module and the supported configurations and protocols. As shown in Figure 6-19, the interface module is comprised of shift registers (both input and output), configuration registers, and a protocol unit. During any particular data frame, data are transferred both into and out of the device. As a result, the host always perceives the device as a 32-bit, input-output shift register.



**Figure 6-19. Device Interface Module**

The *[Pin Configuration and Functions](#page-2-0)* section provides descriptions of the interface pins. The *[Data Transfer](#page-38-0) [Frame](#page-38-0)* section details the functions of shift registers, the SCLK counter, and the command processor. The *[Data](#page-38-0) [Transfer Frame](#page-38-0)* section details supported protocols, and the *[Register Maps](#page-46-0)* section explains the configuration registers and bit settings.



#### *6.4.1 Host-to-Device Connection Topologies*

The multiSPI interface and device configuration registers offer great flexibility in the ways a host controller exchanges data or commands with the device. This section describes how to select the hardware connection topology to meet different system requirements.

#### **6.4.1.1 Single Device: All multiSPI Options**

Figure 6-20 shows the pin connection between a host controller and a stand-alone device to exercise all options provided by the multiSPI interface.



**Figure 6-20. All multiSPI Protocols Pin Configuration**

#### **6.4.1.2 Single Device: Standard SPI Interface**

Figure 6-21 shows the minimum pin interface for applications using a standard SPI protocol.



**Figure 6-21. Standard SPI Protocol Pin Configuration**

The CONVST/CS, SCLK, SDI, and SDO-0 pins constitute a standard SPI port of the host controller. Tie the RST pin to DVDD. Monitor the RVS pin for timing benefits. Do not place any external connection on the ALARM/ SDO-1/GPO pin.



#### <span id="page-35-0"></span>**6.4.1.3 Multiple Devices: Daisy-Chain Topology**

Figure 6-22 shows a typical connection diagram with multiple devices in a daisy-chain topology.



**Figure 6-22. Daisy-Chain Connection Schematic**

The CONVST/CS and SCLK inputs of all devices are connected together and controlled by a single CONVST/CS and SCLK pin of the host controller, respectively. The SDI input pin of the first device in the chain (device 1) is connected to the SDO-x pin of the host controller. The SDO-0 output pin of device 1 is connected to the SDI input pin of device 2, and so forth. The SDO-0 output pin of the last device in the chain (device N) is connected to the SDI pin of the host controller.

To operate multiple devices in a daisy-chain topology, the host controller programs the configuration registers in each device with identical values. The devices operate with a single SDO-0 output, using the external clock with any legacy, SPI-compatible protocols for data read and data write operations. In the SDO CTL REG register, program bits 7-0 to 00h.

All devices in the daisy-chain topology sample the analog input signals on the rising edge of the CONVST/CS signal. The data transfer frame starts with a falling edge of the same signal. At the launch edge of the SCLK signal, every device in the chain shifts out the MSB to the SDO-0 pin. On every SCLK capture edge, each daisy-chained device -shifts in data received on the SDI pin as the LSB bit of the unified shift register. [Figure](#page-33-0) [6-19](#page-33-0) provides a diagram of this process. Therefore, in a daisy-chain configuration, the host controller receives the data of device N, followed by the data of device N-1, and so forth. This process continues in MSB-first fashion. On the rising edge of the CONVST/CS signal, each device decodes the contents in the unified shift register and takes appropriate action.

For N devices connected in a daisy-chain topology, an optimal data transfer frame contains 32 × N SCLK capture edges (see [Figure 6-23](#page-36-0)). Avoid shorter data transfer frames, which result in an erroneous device configuration. For data transfer frames with  $> 32 \times N$  SCLK capture edges, the host controller appropriately aligns the configuration data for each device. The host then brings CONVST/CS high.

The overall throughput of the system is proportionally reduced with the number of devices connected in a daisy-chain topology.

<span id="page-36-0"></span>Figure 6-23 shows a typical timing diagram for three devices connected in a daisy-chain topology and using the SPI-00-S protocol.



**Figure 6-23. Three Devices in Daisy-Chain Mode Timing Diagram**

# *6.4.2 Device Operational Modes*

As shown in Figure 6-24, the device supports three functional states: RESET, ACQ, and CONV. The device state is determined by the status of the CONVST/CS and RST control signals provided by the host controller.



**Figure 6-24. Device Functional States**



#### <span id="page-37-0"></span>**6.4.2.1 RESET State**

The device features an active-low RST pin that is an asynchronous digital input. To enter a RESET state, pull and keep the RST pin low for the t<sub>wl RST</sub> duration (as specified in the *[Timing Requirements](#page-9-0)* table).

The device features two different types of reset functions: an application reset or a power-on reset (POR). The functionality of the RST pin is determined by the state of the RSTn APP bit in the RST PWRCTL REG register.

- To configure the RST pin to issue an application reset, configure the RSTn\_APP bit in the RST\_PWRCTL\_REG register to 1b. In this RESET state, all configuration registers (see the *[Register Maps](#page-46-0)*) are reset to default values, RVS pins remain low, and SDO-x pins are tri-stated.
- The default configuration for the RST pin issues a power-on reset when pulled to a low level. The RSTn\_APP bit is set to 0b in this state. When a POR is issued, all internal device circuitry (including the PGA, ADC driver, and voltage reference) are reset. When the device comes out of the POR state, allow for the  $t_D$ <sub>RST\_POR</sub> time duration so the internal circuitry accurately settles. See the *[Timing Requirements](#page-9-0)* table for the t<sub>D RST</sub> POR time duration.

To exit any of the RESET states, pull the RST pin high with CONVST/CS and SCLK held low. After a delay of t<sub>D\_RST\_POR</sub> or t<sub>D\_RST\_APP</sub> (see the *[Timing Requirements](#page-9-0)* table), the device enters ACQ state and the RVS pin goes high.

To operate the device in any of the other two states (ACQ or CONV), hold the RST pin high. With the RST pin held high, transitions on the CONVST/CS pin determine the functional state of the device. A typical conversion cycle is illustrated in [Figure 5-1.](#page-11-0)

#### **6.4.2.2 ACQ State**

In ACQ state, the device acquires the analog input signal. The device enters ACQ state on power-up, after any asynchronous reset, or after the end of every conversion.

The RST falling edge takes the device from an ACQ state to a RESET state. A rising edge of the CONVST/CS signal takes the device from ACQ state to a CONV state.

The device offers a low-power NAP mode to reduce power consumption in the ACQ state. See the *[NAP Mode](#page-57-0)*  section for more details on NAP mode.

#### **6.4.2.3 CONV State**

The device moves from ACQ state to CONV state on the rising edge of the CONVST/CS signal. The conversion process uses an internal clock and the device ignores any further transitions on the CONVST/CS signal until the ongoing conversion is complete. That is, the device ignores any further transitions during the time interval of t<sub>conv</sub>.

At the end of conversion, the device enters ACQ state. The cycle time for the device is given by Equation 1:

 $t_{\text{cycle-min}} = t_{\text{conv}} + t_{\text{acq-min}}$ 

(1)

#### **Note**

The conversion time,  $t_{conv}$ , varies within the specified limits of  $t_{conv\_min}$  and  $t_{conv\_max}$  (as specified in the *[Timing Requirements](#page-9-0)* table). After initiating a conversion, the host controller monitors for a low-to-high transition on the RVS pin or waits for the t<sub>conv max</sub> duration to elapse. The host then initiates a new operation (data transfer or conversion). If R $\overline{VS}$  is not monitored, substitute t<sub>conv</sub> in Equation 1 with  $t_{conv,max}$ .

<span id="page-38-0"></span>

# **6.5 Programming**

The device features nine configuration registers (as described in the *[Register Maps](#page-46-0)* section) and supports two types of data transfer operations. These operations are data write (the host configures the device), and data read (the host reads data from the device).

#### *6.5.1 Data Transfer Frame*

A data transfer frame between the device and the host controller begins at the falling edge of the CONVST/CS pin. This frame ends when the device starts conversions at the subsequent rising edge. The host controller initiates a data transfer frame by bringing the CONVST/CS signal low (Figure 6-25) after the end of the CONV phase. This process is described in the *[CONV State](#page-37-0)* section.







For a typical data transfer frame F:

- 1. The host controller pulls CONVST/CS low to initiate a data transfer frame. On the falling edge of the CONVST/CS signal:
	- RVS goes low, indicating the beginning of the data transfer frame.
	- The internal SCLK counter is reset to 0.
	- The device takes control of the data bus. As illustrated in [Figure 6-25](#page-38-0), the contents of the output data word are loaded into the 32-bit output shift register (OSR).
	- The internal configuration register is reset to 0000h, corresponding to a NOP command.
- 2. During the frame, the host controller provides clocks on the SCLK pin:
	- On each SCLK capture edge, the SCLK counter is incremented. The data bit received on the SDI pin is then shifted into the LSB of the input shift register.
	- On each launch edge of the output clock, the MSB of the output shift register data is shifted out on the selected SDO-x pins. In this case the SCLK is the output clock.
	- The status of the RVS pin depends on the output protocol selection (see the *[Protocols for Reading From](#page-43-0) [the Device](#page-43-0)* section).
- 3. The host controller pulls the CONVST/CS pin high to end the data transfer frame. On the rising edge of CONVST/CS:
	- The SDO-x pins go to tri-state.
	- As illustrated in [Figure 6-25](#page-38-0), the contents of the input shift register are transferred to the command processor for decoding and further action.
	- RVS output goes low, indicating the beginning of conversion.

After pulling CONVST/CS high, the host controller monitors for a low-to-high transition on the RVS pin. Alternatively, the host controller waits for the t<sub>conv</sub> <sub>max</sub> time (see the *[Timing Requirements](#page-9-0)* table) to elapse before initiating a new data transfer frame.

At the end of the data transfer frame F:

- If the SCLK counter is 32, then the device treats the frame F as an *optimal* data transfer frame for any read or write operation. At the end of an optimal data transfer frame, the command processor treats the 32-bit input shift register contents as a valid command word.
- If the SCLK counter is less than 32, then the device treats the frame F as a *short* data transfer frame.
	- The data write operation to the device in invalid and the device treats this frame as an NOP command.
		- The output data bits transferred during a short frame on the SDO-x pins are still valid data. The host controller uses the short data transfer frame to read only the required number of MSB bits from the 32-bit output shift register.
- If the SCLK counter is greater than 32, then the device treats the frame F as a *long* data transfer frame. At the end of a long data transfer frame, the command processor treats the 32-bit input shift register contents as a valid command word. There is no restriction on the maximum number of clocks provided within any data transfer frame F. When the host provides a long data transfer frame, the last 32 bits shifted into the device before the CONVST/CS rising edge constitute the desired command.

<span id="page-40-0"></span>

### *6.5.2 Input Command Word and Register Write Operation*

Any data write operation to the device is always synchronous to the external clock provided on the SCLK pin.

The device allows either one byte or two bytes (equivalent to half a word) to be read or written during any device programming operation. Table 6-5 lists the input commands supported by the device. The input commands associated with reading or writing two bytes in a single operation are suffixed as *HWORD*.

For any HWORD command, the LSB of the 9-bit address is always ignored and considered as 0b. For example, regardless whether address 04h or 05h is entered for any particular HWORD command, the device always exercises the command on address 04h.



#### **Table 6-5. List of Input Commands**

(1) <9-bit address> is realized by adding a 0 at the MSB location followed by an 8-bit register address as defined in [Table 7-1](#page-46-0). The <9-bit address> for register 0x04h is 0x0-0000-0100b.

(2) An HWORD command operates on a set of 16 bits in the register map that is usually identified as two registers of eight bits each. For example, the command 11000 xx <0 0000 0101><16-bit data> is treated the same as the command 11000 xx <0 0000 0100><16bit data> for bits 15:0 of the RST\_PWRCTL\_REG register.



Verify all input commands (including the CLEAR\_HWORD, WRITE, and SET\_HWORD commands listed in [Table](#page-40-0) [6-5](#page-40-0)) used to configure the internal registers are 32 bits long. If any of these commands are provided in a particular data frame F, that command gets executed at the rising edge of the CONVST/CS signal.

#### *6.5.3 Output Data Word*

Data read from the device is synchronized to the external clock on the SCLK pin or to an internal device clock by programming the configuration registers. See the *[Data Transfer Protocols](#page-42-0)* section for details.

In any data transfer frame, the contents of the internal output shift register are shifted out on the SDO-x pins. The output data for any frame (F+1) is determined by the command issued in frame F and the status of the DATA\_VAL[2:0] bits:

- If the DATA\_VAL[2:0] bits in the [DATAOUT\\_CTL\\_REG register](#page-50-0) are set to 1xxb, the output data word for frame (F+1) contains fixed data pattern.
- If a valid READ command is issued in frame F, the output data word for frame (F+1) contains 8-bit register data, followed by 0's.
- If a valid READ HWORD command is issued in frame F, the output data word for frame (F+1) contains 16-bit register data, followed by 0's.
- For all other combinations, the output data word for frame (F+1) contains the latest 16-bit conversion result. Program the DATAOUT CTL REG register to append various data flags to the conversion result. The data flags are appended as per the following sequence:
	- 1. DEVICE\_ADDR[3:0] bits are appended if the DEVICE\_ADDR\_INCL bit is set to 1.
	- 2. ADC INPUT RANGE FLAGS are appended if the RANGE INCL bit is set to 1.
	- 3. AVDD ALARM FLAGS are appended if the VDD\_ACTIVE\_ALARM\_INCL bit is set to 1.
	- 4. INPUT ALARM FLAGS are appended if the IN\_ACTIVE\_ALARM\_INCL bit is set to 1.
	- 5. PARITY bits are appended if the PAR\_EN bit is set to 1.
	- 6. All the remaining bits in the 32-bit output data word are set to 0.

Table 6-6 shows the output data word with all data flags enabled.

#### **Table 6-6. Output Data Word With All Data Flags Enabled**



Table 6-7 shows output data word with only some of the data flags enabled.

#### **Table 6-7. Output Data Word With Only Some Data Flags Enabled**



<span id="page-42-0"></span>

### *6.5.4 Data Transfer Protocols*

The device features a multiSPI interface. This interface allows the host controller to operate at slower SCLK speeds and still achieve the required cycle time with a faster response time.

- For any data write operation, the host controller uses any of the four legacy, SPI-compatible protocols to configure the device. These protocols are described in the *Protocols for Configuring the Device* section.
- For any data read operation from the device, the multiSPI interface module offers the following options:
	- Legacy, SPI-compatible protocol with a single SDO-x (see the *[Legacy, SPI-Compatible \(SYS-xy-S\)](#page-43-0) [Protocols With a Single SDO-x](#page-43-0)* section)
	- Legacy, SPI-compatible protocol with dual SDO-x (see the *[Legacy, SPI-Compatible \(SYS-xy-S\) Protocols](#page-44-0) [With Dual SDO-x](#page-44-0)* section)
	- ADC controller clock or source-synchronous (SRC) protocol for data transfer (see the *[Source-](#page-45-0)[Synchronous \(SRC\) Protocols](#page-45-0)* section)

#### **6.5.4.1 Protocols for Configuring the Device**

As described in Table 6-8, the host controller uses any of the four legacy, SPI-compatible protocols to write data into the device. These protocols are SPI-00-S, SPI-01-S, SPI-10-S, or SPI-11-S.



#### **Table 6-8. SPI Protocols for Configuring the Device**

On power-up or after coming out of any asynchronous reset, the device supports the SPI-00-S protocol for data read and data write operations. To select a different SPI-compatible protocol, program the SDI\_MODE[1:0] bits in the SDI CNTL REG register. This first write operation adheres to the SPI-00-S protocol. Any subsequent data transfer frames adhere to the newly-selected protocol. The SPI protocol selected by the configuration of the SDI\_MODE[1:0] is applicable to both read and write operations.

[Figure 6-26](#page-43-0) and [Figure 6-27](#page-43-0) detail the four protocols using an optimal data frame; see the *[Timing Requirements](#page-9-0)*  table for associated timing parameters.

#### **Note**

A valid write operation to the device requires a minimum of 32 SCLKs to be provided within a data transfer frame. See the *[Data Transfer Frame](#page-38-0)* section for details.

<span id="page-43-0"></span>**[ADS8681W,](https://www.ti.com/product/ADS8681W) [ADS8685W](https://www.ti.com/product/ADS8685W), [ADS8689W](https://www.ti.com/product/ADS8689W)** [SBASAY5](https://www.ti.com/lit/pdf/SBASAY5) – JUNE 2024 **[www.ti.com](https://www.ti.com)**





#### **6.5.4.2 Protocols for Reading From the Device**

The protocols for the data read operation are broadly classified into three categories:

- 1. Legacy, SPI-compatible protocols with a single SDO-x
- 2. Legacy, SPI-compatible protocols with dual SDO-x
- 3. ADC controller clock or source-synchronous (SRC) protocol for data transfer

#### *6.5.4.2.1 Legacy, SPI-Compatible (SYS-xy-S) Protocols With a Single SDO-x*

As shown in Table 6-9, the host controller uses any of the four legacy, SPI-compatible protocols to read data from the device. These protocols are SPI-00-S, SPI-01-S, SPI-10-S, or SPI-11-S.



#### **Table 6-9. SPI Protocols for Reading From the Device**

On power-up or after coming out of any asynchronous reset, the device supports the SPI-00-S protocol for data read and data write operations. To select a different SPI-compatible protocol for both the data transfer operations:

- 1. Program the SDI\_MODE[1:0] bits in the [SDI\\_CTL\\_REG register.](#page-48-0) This first write operation adheres to the SPI-00-S protocol. Any subsequent data transfer frames adhere to the newly-selected protocol.
- 2. Set the SDO MODE $[1:0]$  bits = 00b in the SDO CTL REG register.

#### **Note**

The SPI transfer protocol selected by configuring the SDI\_MODE[1:0] bits in the SDI\_CTL\_REG register determines the data transfer protocol for both write and read operations. Either data are read from the device or one of the SRC protocols is selected for data read, as explained in the *[Source-Synchronous \(SRC\) Protocols](#page-45-0)* section. When data are read from the device, use the selected SPI protocol by configuring the SDO\_MODE[1:0] bits = 00b in the SDO\_CTL\_REG register.

When using any of the SPI-compatible protocols, the RVS output remains low throughout the data transfer frame. See the *[Timing Requirements](#page-9-0)* table for associated timing parameters.

44 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* Copyright © 2024 Texas Instruments Incorporated

<span id="page-44-0"></span>

Figure 6-28 and Figure 6-29 explain the details of the four protocols. The host controller uses a short data transfer frame to read only the required number of MSB bits from the 32-bit output data word. See the *[Data](#page-38-0) [Transfer Frame](#page-38-0)* section for details

If the host controller uses a long data transfer frame with SDO\_CNTL\_REG[7:0] = 00h, then the device exhibits daisy-chain operation. See the *[Multiple Devices: Daisy-Chain Topology](#page-35-0)* section.



#### *6.5.4.2.2 Legacy, SPI-Compatible (SYS-xy-S) Protocols With Dual SDO-x*

Optionally, the device increases the SDO-x bus width from one bit to two bits (dual SDO-x) when operating with any data transfer protocol. The default bus width is one bit (single SDO-x). To operate the device in dual SDO mode, set the SDO1\_CONFIG[1:0] bits in the [SDO\\_CTL\\_REG register](#page-49-0) to 11b. In this mode, the ALARM/ SDO-1/GPO pin functions as SDO-1.

In dual SDO mode, two bits of data are launched on the two SDO-x pins (SDO-0 and SDO-1) on every SCLK launch edge. Figure 6-30 and Figure 6-31 show timing diagrams for dual SDO mode.



#### **Note**

For any particular SPI protocol, the device follows the same timing specifications for single and dual SDO modes. The only difference is that the device requires half as many SCLK cycles to output the same number of bits when in single SDO mode. Thus, the minimum required SCLK frequency is reduced for a certain sampling rate of the ADC.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* 45



#### <span id="page-45-0"></span>*6.5.4.2.3 Source-Synchronous (SRC) Protocols*

The multiSPI interface supports an ADC controller clock or source-synchronous mode of data transfer between the device and host controller. In this mode, the device provides an output clock that is synchronous with the output data. Furthermore, the host controller also selects the output clock source and data bus width options in this mode of operation. In all SRC modes of operation, the RVS pin provides the output clock, synchronous to the device data output.

The SRC protocol allows the clock source (internal or external) and the output bus width to be configured, similar to the SPI protocols.

#### *6.5.4.2.3.1 Output Clock Source Options*

The device allows the output clock on the RVS pin to be synchronous to either the external clock or the device internal clock. In this case, the external clock is provided on the SCLK pin. This selection is done by configuring the SSYNC CLK bit, as explained in the SDO CTL REG register. The timing diagram and specifications for operating the device with an SRC protocol in external CLK mode are provided in [Figure 5-7](#page-13-0) and the *[Timing](#page-9-0) [Requirements](#page-9-0)* table. The timing diagram and specifications for operating the device with an SRC protocol in internal CLK mode are provided in [Figure 5-8](#page-13-0) and the *[Timing Requirements](#page-9-0)* table.

#### *6.5.4.2.3.2 Output Bus Width Options*

Optionally, the device increases the SDO-x bus width from one bit to two bits (dual SDO-x) when operating with any of the SRC protocols. The default bus width is one bit (single SDO-x). To operate the device in dual SDO mode, set the SDO1\_CONFIG[1:0] bits in the [SDO\\_CTL\\_REG register](#page-49-0) to 11b. In this mode, the ALARM/ SDO-1/GPO pin functions as SDO-1.

#### **Note**

For any particular SRC protocol, the device follows the same timing specifications for single and dual SDO modes. The only difference is that the device requires half as many clock cycles to output the same number of bits when in single SDO mode. Thus, the minimum required clock frequency is reduced for a certain sampling rate of the ADC.

46 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* Copyright © 2024 Texas Instruments Incorporated

<span id="page-46-0"></span>

# **7 Register Maps**

# **7.1 Device Configuration and Register Maps**

The device features nine configuration registers, mapped as described in Table 7-1. Each configuration registers is comprised of four registers, each containing a data byte.



#### **Table 7-1. Configuration Registers Mapping**

Table 7-2 lists the access codes for the configuration registers.

#### **Table 7-2. Register Section Access Type Codes**



# *7.1.1 DEVICE\_ID\_REG Register (address = 00h)*

This register contains the unique identification numbers associated to a device that is used in a daisy-chain configuration involving multiple devices.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 00h, 01h, 02h, and 03h, respectively.



# **Figure 7-1. DEVICE\_ID\_REG Register**





(1) These bits are useful in daisy-chain mode.

Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* 47



### <span id="page-47-0"></span>*7.1.2 RST\_PWRCTL\_REG Register (address = 04h)*

This register controls the reset and power-down features offered by the converter.

Write operations to the RST\_PWRCTL\_REG register are preceded by a write operation with the register address set to 05h and the register data set to 69h.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 04h, 05h, 06h, and 07h, respectively.

#### **Figure 7-2. RST\_PWRCTL\_REG Register**



# **Table 7-4. RST\_PWRCTL\_REG Register Field Descriptions**



(1) Setting this bit forces the RST pin to function as an application reset until the next power cycle.

(2) See the *[Electrical Characteristics](#page-5-0)* table for details on the latency encountered when entering and exiting the associated low-power mode.

<span id="page-48-0"></span>

# *7.1.3 SDI\_CTL\_REG Register (address = 08h)*

This register configures the protocol used for writing data to the device.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 08h, 09h, 0Ah, and 0Bh, respectively.



#### **Table 7-5. SDI\_CTL\_REG Register Field Descriptions**





# <span id="page-49-0"></span>*7.1.4 SDO\_CTL\_REG Register (address = 0Ch)*

This register controls the data protocol used to transmit data out from the SDO-x pins of the device.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 0Ch, 0Dh, 0Eh, and 0Fh, respectively.



# **Table 7-6. SDO\_CTL\_REG Register Field Descriptions**



(1) This bit takes effect **only** in the ADC controller clock or source-synchronous mode of operation.

<span id="page-50-0"></span>

# *7.1.5 DATAOUT\_CTL\_REG Register (address = 10h)*

This register controls the data output by the device.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 10h, 11h, 12h, and 13h, respectively.



### **Table 7-7. DATAOUT\_CTL\_REG Register Field Descriptions**



(1) Setting this bit increases the length of the output data by two bits.



# <span id="page-51-0"></span>*7.1.6 RANGE\_SEL\_REG Register (address = 14h)*

This register controls the configuration of the internal reference and input voltage ranges for the converter.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 14h, 15h, 16h, and 17h, respectively.



### **Table 7-8. RANGE\_SEL\_REG Register Field Descriptions**



<span id="page-52-0"></span>

# *7.1.7 ALARM\_REG Register (address = 20h)*

This register contains the output alarm flags (active and tripped) for the input and AVDD alarm.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 20h, 21h, 22h, and 23h, respectively.



# **Figure 7-7. ALARM\_REG Register**

### **Table 7-9. ALARM\_REG Register Field Descriptions**





# <span id="page-53-0"></span>*7.1.8 ALARM\_H\_TH\_REG Register (address = 24h)*

This register controls the hysteresis and high threshold for the input alarm.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 24h, 25h, 26h, and 27h, respectively.



#### **Table 7-10. ALARM\_H\_TH\_REG Register Field Descriptions**



### *7.1.9 ALARM\_L\_TH\_REG Register (address = 28h)*

This register controls the low threshold for the input alarm.

The address for bits 7-0, 15-8, 23-16, and 31-24 is 28h, 29h, 2Ah, and 2Bh, respectively.



#### **Table 7-11. ALARM\_L\_TH\_REG Register Field Descriptions**



# **Figure 7-8. ALARM\_H\_TH\_REG Register**

<span id="page-54-0"></span>

# **8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# **8.1 Application Information**

The ADS868xW is a fully integrated, fully differential input, data acquisition (DAQ) device based on a 16-bit successive approximation (SAR) analog-to-digital converter (ADC). The device includes an integrated analog front-end (AFE) circuit to drive the inputs of the ADC and an integrated precision reference with a buffer. As such, these devices do not require any additional external circuits for driving the reference or analog input pins of the ADC.

# **8.2 Typical Application**



**Figure 8-1. 16-Bit, 8-Channel, Analog Input Module for Programmable Logic Controllers (PLCs)**

#### *8.2.1 Design Requirements*

This section describes using the ADS868xW in an industrial analog input module. This design is an example of a process control end equipment that digitizes standard bipolar or unipolar industrial inputs with input ranges up to ±10V. Programmable logic controllers (PLCs), distributed control systems (DCS), or data acquisition systems (DAS) modules are end equipment examples. The analog voltage and current ranges typically include ±2.5V, ±5V, ±10V, 0V to 5V, 0V to 10V, 4mA to 20mA, and 0mA to 20mA. These ranges are for an industrial environment. This reference design measures all standard industrial voltage and current inputs. Eight channels are provided on the module, and each channel is configured as a current or voltage input with software configuration.

Table 8-1 lists the parameters for this design.





Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* 55



#### *8.2.2 Detailed Design Procedure*

This design combines the single-channel, 16-bit ADS8681W SAR ADC with the eight-channel [MUX36D08](https://www.ti.com/lit/pdf/SLASED9) differential multiplexer. The ADS8681W provides the fast-settling, high-bandwidth performance necessary to support an external discrete multiplexer for responsive channel-to-channel operation.

The ADS868xW is settles to 1% accuracy at under 5us (Figure 8-2) because of the device high-bandwidth input of up to 400kHz at −3dB. The ADS868xW also includes an internal programmable gain amplifier, ADC driver, and reference. Thus, making the device incredibly simple to connect a signal with an amplitude of up to ±12.288V on a single analog supply. This device also includes a variety of safety features, such as overvoltage protection, an input alarm, and AVDD alarm.



**Figure 8-2. Step Settling Response Time**

The MUX36D08 is a differential multiplexer. This multiplexer enables using up to eight differential inputs to perform fast and accurate voltage, current, or temperature sensing across a wide input voltage range. This device accepts three digital control lines to select the analog inputs.

The ADS8681W interfaces with a controller through an enhanced SPI communication protocol, simplifying the controller speed requirements. Overall, this system simplifies connecting a wide range of single-ended or differential signals, and includes features to safely monitor these signals in an industrial environment.

#### **8.2.2.1 Alarm Function**

The ADS868xW features an input alarm and an AVDD alarm. For the input alarm, the low and high threshold values are user programmable and an input outside the specified range activates the alarm. The input alarm also incorporates hysteresis, which is also user programmable. This section focuses on the application of the user programmable input alarm thresholds and hysteresis using a negative-temperature-coefficient (NTC) thermistor for temperature sensing.

When temperature rises, the NTC thermistor resistance decreases. When temperature falls, the NTC thermistor resistance increases. Figure 8-3 shows a diagram the NTC thermistor placed in a voltage divider circuit with a sensing resistor. As indicated in this figure,  $V_{\text{out}}$  increases as temperature increases and decreases as temperature decreases. In a temperature-sensitive application, monitor if the temperature is too high or low. Program and adjust the input alarm thresholds to alert whether a system has gotten too hot in operation or is running abnormally cool.



**Figure 8-3. Thermistor-Based Temperature Control**



When the temperature fluctuates near the alarm thresholds, the temperature potentially goes beyond the programmed limits and falls back into the thresholds multiple times in succession. To prevent false triggering of the alarm resulting from noise or interference, apply and adjust the hysteresis that is applied to the signal.

Determine if the temperature is near the alarm high threshold. Ambient noise potentially causes the voltage measured to exceed this threshold momentarily. However, the actual temperature does not exceed the predetermined limit, and therefore causes a false alarm. If the temperature exceeds the predetermined limit and the voltage momentarily exceeds the alarm high threshold, no alarm is issued when an alarm is needed. This condition is caused by the ambient noise triggering the voltage measured to fall below the alarm high threshold. By applying and properly adjusting the amount of hysteresis, these situations are prevented. Furthermore, the noise immunity of the input alarm feature is improved to more accurately represent the temperature conditions of the system. Figure 8-4 depicts the alarm functionality when hysteresis is applied.



**Figure 8-4. Alarm Functionality With Hysteresis**



# *8.2.3 Application Curve*

**Figure 8-5. Common-Mode Rejection Ratio vs Frequency**



#### <span id="page-57-0"></span>**8.3 Power Supply Recommendations**

The device uses two separate power supplies: AVDD and DVDD. The internal circuits of the device operate on AVDD and DVDD is used for the digital interface. Independently set AVDD and DVDD to any value within the permissible range.

#### *8.3.1 Power Supply Decoupling*

Decouple the AVDD supply pins with AGND by using a minimum 10µF and 1µF capacitor on each supply. Place the 1µF capacitor as close to the supply pins as possible. Place a minimum 10µF decoupling capacitor very close to the DVDD supply to provide the high-frequency digital switching current. The effect of using the decoupling capacitor is illustrated in the difference between the power-supply rejection ratio (PSRR) performance of the device. Figure 8-6 shows the PSRR of the device without using a decoupling capacitor. As shown in Figure 8-7, the PSRR improves when the decoupling capacitors are used.



#### *8.3.2 Power Saving*

In normal mode of operation, the device does not power down between conversions, and therefore achieves high throughput. However, the device offers two programmable low-power modes: NAP and power-down (PD) to reduce power consumption when the device operates at lower throughput rates.

#### **8.3.2.1 NAP Mode**

In NAP mode, the device internal blocks are placed into a low-power mode to reduce the overall device power consumption in ACQ state.

To enable NAP mode:

- Write 69h to register address 05h to unlock the [RST\\_PWRCTL\\_REG register.](#page-47-0)
- Set the NAP\_EN bit in the RST\_PWRCTL\_REG register to 1b. Keep the CONVST/CS pin high at the end of the conversion process. The device then enters NAP mode at the end of conversion and remains in NAP mode as long as the CONVST/CS pin is held high.

A falling edge on the CONVST/CS brings the device out of NAP mode. However, the host controller initiates a new conversion (CONVST/CS rising edge) only after the t<sub>NAP WKUP</sub> time has elapsed (see the *[Timing](#page-9-0) [Requirements](#page-9-0)* table).

58 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* Copyright © 2024 Texas Instruments Incorporated

<span id="page-58-0"></span>

#### **8.3.2.2 Power-Down (PD) Mode**

The device also features a deep power-down mode (PD) to reduce the power consumption at very low throughput rates.

Complete the following steps to enter PD mode:

- 1. Write 69h to register address 05h to unlock the [RST\\_PWRCTL\\_REG register](#page-47-0).
- 2. Set the PWRDN bit in the RST\_PWRCTL\_REG register to 1b. The device enters PD mode on the rising edge of the CONVST/CS signal.

In PD mode, all analog blocks within the device are powered down. However, the interface remains active and the register contents are also retained. The RVS pin is high, indicating that the device is ready to receive the next command.

To exit PD mode:

- 1. Clear the PWRDN bit in the RST\_PWRCTL\_REG register to 0b.
- 2. The RVS pin goes high, indicating that the device has started coming out of PD mode. However, the host controller waits for the t<sub>PWRUP</sub> time (see the *[Timing Requirements](#page-9-0)* table) to elapse before initiating a new conversion.

# **8.4 Layout**

### *8.4.1 Layout Guidelines*

[Figure 8-8](#page-59-0) illustrates a PCB layout example for the ADS868xW with a single-ended input configuration and AINM connected to GND.

- Partition the PCB into analog and digital sections. Make sure the analog signals are kept away from the digital lines. This layout helps keep the analog input and reference input signals away from the digital noise. In this layout example, the analog input and reference signals are routed on the lower side of the board. Additionally, the digital connections are routed on the top side of the board.
- Use a single dedicated ground plane.
- Make sure power sources to the ADS868xW are clean and well-bypassed. Use a 1μF, X7R-grade, 0603-size ceramic capacitor with at least a 10V rating in close proximity to the analog (AVDD) supply pins. For decoupling the digital supply pin (DVDD), use a 1μF, X7R-grade, 0603-size ceramic capacitor with at least a 10V rating. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane with short, low-impedance paths.
- There are two decoupling capacitors used for the REFCAP pin. The first is a small, 1μF, 0603-size ceramic capacitor placed close to the device pins for decoupling the high-frequency signals. The second is a 10μF, 0805-size ceramic capacitor to provide the charge required by the reference circuit of the device. Use a capacitor with an ESR less than 0.2Ω for the 10μF capacitor. Directly connect both capacitors to the device pins without any vias between the pins and capacitors.
- Decouple the REFIO pin with a minimum of 4.7μF ceramic capacitor if the internal reference of the device is used. Place the capacitor close to the device pins.

#### <span id="page-59-0"></span>**[ADS8681W,](https://www.ti.com/product/ADS8681W) [ADS8685W](https://www.ti.com/product/ADS8685W), [ADS8689W](https://www.ti.com/product/ADS8689W)** [SBASAY5](https://www.ti.com/lit/pdf/SBASAY5) – JUNE 2024 **[www.ti.com](https://www.ti.com)**



# *8.4.2 Layout Example*



# **Figure 8-8. Board Layout for the ADS868xW**

60 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBASAY5&partnum=ADS8681W)* Copyright © 2024 Texas Instruments Incorporated

<span id="page-60-0"></span>

# **9 Device and Documentation Support**

# **9.1 Documentation Support**

### *9.1.1 Related Documentation*

For related documentation see the following:

- Texas Instruments, *[OPA320 Precision, 20MHz, 0.9pA, Low-Noise, RRIO, CMOS Operational Amplifier with](https://www.ti.com/lit/pdf/SBOS513) Shutdown* [data sheet](https://www.ti.com/lit/pdf/SBOS513)
- Texas Instruments, *[SN6501 Transformer Driver for Isolated Power Supplies](https://www.ti.com/lit/pdf/SLLSEA0)* data sheet
- Texas Instruments, *[TPS7A49 36-V, 150-mA, Ultralow-Noise, Positive Linear Regulator](https://www.ti.com/lit/pdf/SBVS121)* data sheet
- Texas Instruments, *[ISO764xFM Low-Power Quad-Channel Digital Isolators](https://www.ti.com/lit/pdf/SLLSE89)* data sheet
- Texas Instruments, *[AN-2029 Handling and Process Recommendations](https://www.ti.com/lit/pdf/SNOA550)* application note

# **9.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **9.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

### **9.4 Trademarks**

multiSPI™ and TI E2E™ are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### **9.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **9.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

# **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



# **11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **GENERIC PACKAGE VIEW**

# **RUM 16 WQFN - 0.8 mm max height**

**4 x 4, 0.65 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **MECHANICAL DATA**

# PLASTIC QUAD FLATPACK



 $C.$ QFN (Quad Flatpack No-Lead) package configuration.

RUM (S-PQFP-N16)

- $\overline{\bigtriangleup}$  The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Package complies to JEDEC MO-220 variation WGGC-3.





# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be<br>attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer fr integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated