# Hardware Design Considerations for Custom Board Design Using AM62A3, AM62A7, AM62A3-Q1, AM62A7-Q1 and AM62D-Q1 Processor Families



#### **ABSTRACT**

The Hardware Design Considerations for Custom Board Design document gives an overview of the design considerations to be followed by the board designers while designing custom boards using AM62A3, AM62A3-Q1, AM62A7, AM62A7-Q1 and AM62D-Q1 processors families. The document is intended to be used as a guideline at different stages of custom board design by board designers.

Additionally, links are provided for specific processor product page, related collaterals, E2E FAQs and other commonly referenced documents that help the board designers optimize the design efforts and schedule during custom board design.

## **Table of Contents**

| 1 Introduction                                                                       | <b>_</b>       |
|--------------------------------------------------------------------------------------|----------------|
| 1.1 Before Getting Started With the Custom Board Design                              | 3              |
| 1.2 Processor Selection                                                              |                |
| 1.3 Technical Documentation                                                          | 3              |
| 1.4 Custom Board Design Documentation                                                | 4              |
| 2 Block Diagram                                                                      |                |
| 2.1 Constructing the Block Diagram                                                   |                |
| 2.2 Configuring the Boot Mode                                                        | 5              |
| 2.3 Confirming PinMux (PinMux Configuration)                                         | 6              |
| 3 Power Supply                                                                       |                |
| 3.1 Power Supply Architecture                                                        | <mark>6</mark> |
| 3.2 Power (Supply) Rails                                                             | <mark>7</mark> |
| 3.3 Determining Board Power Requirements                                             | 9              |
| 3.4 Power Supply Filters                                                             |                |
| 3.5 Power Supply Decoupling and Bulk Capacitors                                      | 9              |
| 3.6 Power Supply Sequencing                                                          | 10             |
| 3.7 Supply Diagnostics                                                               | 10             |
| 3.8 Power Supply Monitoring                                                          | 10             |
| 4 Processor Clocking                                                                 | 10             |
| 4.1 Processor External Clock Source                                                  | 10             |
| 4.2 Processor Clock Outputs                                                          | 11             |
| 5 JTAG (Joint Test Action Group)                                                     | 11             |
| 5.1 JTAG / Emulation                                                                 | 12             |
| 6 Configuration (Processor) and Initialization (Processor and Device)                | 13             |
| 6.1 Processor Reset                                                                  | 13             |
| 6.2 Latching of Boot Mode Configuration                                              |                |
| 6.3 Resetting the Attached Devices                                                   | 13             |
| 6.4 Watchdog Timer                                                                   |                |
| 7 Processor Peripherals                                                              |                |
| 7.1 Selecting Peripherals Across Domains                                             |                |
| 7.2 Memory Controller (DDRSS)                                                        |                |
| 7.3 Media and Data Storage Interfaces                                                |                |
| 7.4 Common Platform Ethernet Switch 3-port Gigabit (CPSW3G - for Ethernet Interface) |                |
| 7.5 Programmable Real-Time Unit Subsystem (PRUSS)                                    |                |
| 7.6 Universal Serial Bus (USB) Subsystem                                             | 16             |
|                                                                                      |                |

Trademarks www.ti.com

| 7.7 General Connectivity Peripherals                                                               | 16              |
|----------------------------------------------------------------------------------------------------|-----------------|
| 7.8 Display Subsystem (DSS)                                                                        | 17              |
| 7.9 Camera Interface                                                                               | 17              |
| 7.10 Connection of Processor Power Supply Pins, Unused Peripherals and IOs                         | 18              |
| 8 Interfacing of Processor IOs (LVCMOS or Open-Drain or Fail-Safe Type IO Buffers) and Simulations |                 |
| 8.1 IBIS Model                                                                                     |                 |
| 8.2 IBIS-AMI Model                                                                                 | 19              |
| 9 Processor Current Rating and Thermal Analysis                                                    | 19              |
| 9.1 Power Estimation                                                                               |                 |
| 9.2 Maximum Current Rating for Different Supply Rails                                              | 19              |
| 9.3 Power Modes                                                                                    |                 |
| 9.4 Thermal Design Guidelines                                                                      | 19              |
| 10 Schematics:- Design, Capture, Entry and Review                                                  | 20              |
| 10.1 Selection of Components and Values                                                            |                 |
| 10.2 Schematic Design and Capture                                                                  | 20              |
| 10.3 Schematics Review                                                                             | 20              |
| 11 Floor Planning, Layout, Routing Guidelines, Board Layers and Simulation                         | <mark>21</mark> |
| 11.1 Escape Routing for PCB Design                                                                 | 21              |
| 11.2 LPDDR4 Design and Layout Guidelines                                                           | 21              |
| 11.3 High-Speed Differential Signals Routing Guidelines                                            | 21              |
| 11.4 Board Layer Count and Stack-up                                                                | <mark>22</mark> |
| 11.5 Reference for Steps to be Followed for Running Simulation                                     | <mark>22</mark> |
| 12 Custom Board Assembly and Testing                                                               | <mark>23</mark> |
| 12.1 Guidelines and Board Bring-up Tips                                                            | <mark>23</mark> |
| 13 Device Handling and Assembly                                                                    | 23              |
| 13.1 Soldering Recommendations                                                                     | <mark>23</mark> |
| 14 References                                                                                      | 23              |
| 14.1 AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1                                                       | <mark>23</mark> |
| 14.2 AM62D-Q1                                                                                      | 24              |
| 14.3 Common                                                                                        | 24              |
| 15 Terminology                                                                                     | 24              |
| 16 Pavision History                                                                                | 27              |

## **Trademarks**

Sitara<sup>™</sup> and Jacinto<sup>™</sup> are trademarks of Texas Instruments.

Arm® and Cortex® are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All trademarks are the property of their respective owners.

#### 1 Introduction

The Hardware Design Considerations for Custom Board Design Using AM62A7, AM62A3, AM62A7-Q1, AM62A3-Q1 and AM62D-Q1 processor families user's guide (document) provides a starting point for the board designers designing with any of these processors. The document provides an overview of the recommended design flow at different board design stages and highlights important design requirements that must be addressed. Note that the document does not include all of the information required to complete the custom board design. In many cases, the document refers to the device-specific collaterals and various other documents as sources for specific information.

The document is organized in a sequential manner. It starts from decisions that must be made during the initial planning stages of the custom board design, through the selection of processor and key attached devices, electrical and thermal requirements. For ensuring a successful board design, recommendations discussed in each of the section are required to be addressed before moving to the next section.



www.ti.com Introduction

# 1.1 Before Getting Started With the Custom Board Design

The processor family includes wide variety of peripherals and processing capabilities, not all of which will be used in every design. Consequently, the requirements for different designs using the same processor can vary widely depending on the target application. Board designers must understand the requirements before selecting the processor and determining the board level implementation details. In addition, the custom board design may require additional circuitry to operate correctly in the target environment. Refer latest collaterals on Tl.com including the device-specific data sheet, silicon errata, TRM and SK user's guide for selecting the processor and to determine the following:

- Expected environmental conditions for the processor operation, target boot mode, storage type and interfaces
- Processing (Performance) requirements for each of the cores in the selected processor
- · Processor peripherals used for the attached devices

#### 1.2 Processor Selection

Selection of processor is the most important stage of custom board design. To get an overview of the processor architecture and for selecting the processor variant, features, package (AMB, ANF) and speed grade, refer the *Functional Block Diagram* and *Device Comparison* sections of the device-specific data sheet.

#### 1.3 Technical Documentation

A number of documents relevant to the selected processor are available on the processor product page on Tl.com. Before starting the custom board design, reading all the documents is strongly recommended.

The below links summarize the collaterals that can be referred to when starting the custom board design.

[FAQ] AM62A7 and AM62A7-Q1 Custom board hardware design – Collaterals to Get started [FAQ] AM62A3 and AM62A3-Q1 Custom board hardware design – Collaterals to Get started [FAQ] AM62D-Q1 Custom board hardware design – Collaterals to Get started

#### 1.3.1 Updated SK Schematics With Design, Review and Cad Notes Added

During custom board design, designers frequently reuse the SK design files and edit the design file. Alternatively, designers reuse common implementations, including processor, memory and communication interfaces. Because the SK is expected to have additional functions, designers optimize the SK implementation to suit board design requirements. While optimizing the SK schematics, errors are introduced into the custom design that cause functional, performance or reliability problems. When optimizing, designers have queries regarding the SK implementation, resulting in design errors. Many of the optimization and design errors are common across designs. Based on the user inputs and data sheet pin connectivity recommendations, comprehensive Design Notes (D-Note), Review Notes (R-Note) and CAD Notes (CAD-Note) are added near each section of the SK schematic for designers to review and follow to minimize errors. As part of the design downloads, additional files are included to support evaluation.

#### 1.3.1.1 AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

Additional files as part of the design downloads have been included to support customer evaluation.

SK-AM62A-LP: https://www.ti.com/lit/zip/sprr491

The list of documents that can be download on TI.com for each of the SK is listed in the product overview document below.

SK-AM62A-LP Design Package Folder and Files List

Check the relevant processor product page for availability of updated document.

Refer below FAQs that includes the PDF schematics and additional information related to starter kits:

[FAQ] AM62A7 / AM62A7-Q1 / AM62A3 / AM62A3-Q1 - Custom board hardware design - Design and Review notes for Reuse of **SK-AM62A-LP** Schematics

Introduction www.ti.com

#### 1.3.1.2 AM62D-Q1

Additional files as part of the design downloads have been included to support customer evaluation.

AUDIO-AM62D-EVM: https://www.ti.com/lit/zip/sprcal5

Refer below FAQs that includes the PDF schematics and additional information related to starter kits:

[FAQ] AM62D-Q1: - Custom board hardware design - Design and Review notes for Reuse of AUDIO-AM62D-**EVM** Schematics

## 1.3.2 FAQs to Support Custom Board Design

Based on user interactions, gueries and learning, we have been adding a number of FAQs for customer use.

The FAQ includes generic guidelines, learning based on customer interaction and some of the commonly asked queries related to the processor peripherals.

We have a master list that provides list of all available FAQs for the Sitara processor families.

[FAQ] Custom board hardware design - Master (Complete) list of FAQs for all Sitara processor (AM62x, AM64x, AM243x, AM335x) families

To make easy for customers to use, we also listed the FAQs processor family wise.

IFAQI AM62A7, AM62A7-Q1, AM62A3, AM62A3-Q1 Custom board hardware design - FAQs related to Processor collaterals, functioning, peripherals, interface and Starter kit

Above FAQ includes the FAQs relevant to AM62D-Q1 processor family.

#### Note

The FAQs are being updated frequently. Recommendation is to review the FAQs of interest on a regular basis for updated information.

# 1.4 Custom Board Design Documentation

Updating the design documents periodically to capture all the requirements and design updates, observations during different stages of the custom board design is recommended. The updated information provides the basis for the documentation package and the design document is required when requesting external review support.

# 2 Block Diagram

A detailed block diagram, covering all the required functional blocks and interfaces is key to a successful custom board design.

## 2.1 Constructing the Block Diagram

Preparing a detailed block diagram is an important stage during the custom board design. The block diagram is expected to include all major functional blocks, associated devices for processor functioning (Ex: PMIC) and attached devices. The block diagram is required to illustrate the interfaces and IOs used for interconnecting the processor and attached devices.

The below resources can be used as supporting documents when preparing the detailed block diagram:

- SK-AM62A-LP (AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 starter kit for low-power Sitara<sup>™</sup> processors), AUDIO-AM62D-EVM (AM62Dx expandable hardware for premium audio) and any other available SKs are a good source to start with the custom board design.
- The links referenced below for processor product folder on Tl.com provides device-specific Functional Block Diagrams, Data Sheet, TRM, User Guides, Silicon Errata, Application Notes, design considerations, and other related information for different applications. The design and development section include SK information, design tools, simulation models and software information. As part of information related to support and training, links to commonly applicable *E2E* threads and *FAQs* are available.
  - AM62A7 Product Folder
  - AM62A7-Q1 Product Folder

www.ti.com Block Diagram

- AM62A3 Product Folder
- AM62A3-Q1 Product Folder
- AM62D-Q1 Product Folder

## 2.2 Configuring the Boot Mode

The recommendation is to indicate the configured boot mode in the block diagram. Includes the primary boot and the backup boot.

The processor family includes multiple peripheral interfaces that support boot mode. Refer device-specific TRM for the available boot mode configuration and supported peripherals. The processor family supports a primary boot mode option and an optional backup boot mode option. If the primary boot source fails to boot, then the ROM moves on to the backup mode.

The boot mode resistors connected to the processor boot mode input pins provide information on the boot mode to be used by the ROM code during boot. The boot mode inputs are sampled at power-on-reset (PORz\_OUT). The boot mode configuration inputs must be stable before releasing (deassertion) the cold reset (MCU\_PORz).

Boot mode configurations provide the below information:

**PLL Config: BOOTMODE [02:00]** – Indicates the system clock (PLL reference clock selection) frequency (MCU\_OSC0\_XI/XO) to ROM code for PLL configuration

**Primary Boot Mode: BOOTMODE [06:03]** – Configure the required primary boot mode, i.e, the peripheral/memory to boot from

**Primary Boot Mode Config: BOOTMODE [09:07]** – These pins provide optional configurations for primary boot and are used in conjunction with the boot mode selected

**Backup Boot Mode: BOOTMODE [12:10]** – Configure the required backup boot mode, i.e., the peripheral/memory to boot from, in case primary boot fails

**Backup Boot Mode Config: BOOTMODE [13]** – The pin provides additional configuration options (optional depends on the selected backup boot mode) for the backup boot devices

Reserved: BOOTMODE [15:14] - Reserved pins

#### Key considerations for boot mode configuration:

- The recommendation is to always include provision to configure boot modes used during development, such as USB boot, UART boot or no-boot/Dev boot mode for JTAG debug
- Boot mode pins have alternate functions after latching of boot mode configuration. The board design is
  required to take the alternate function implemented into account when choosing pullup or pulldown resistors
  for the boot mode pins. If these pins are driven by another device, they must return to the proper boot
  configuration levels whenever the processor is reset (indicated by the PORz\_OUT pin) to enable the
  processor to boot properly
- Some boot mode pins functionalities are reserved. Any boot mode pins marked as Reserved or not used
  must not be left floating. The recommendation is to pull the input high or low using a resistor. For details
  regarding connection of reserved boot mode pins, refer the BOOTMODE Pin Mapping section of the
  Initialization chapter of the device-specific TRM

For details regarding supported boot modes, refer the *Initialization* chapter of the device-specific TRM.

#### Note

Board designer is responsible for providing provision to set the required boot mode configuration (using pullups or pulldowns, and optionally jumpers/switches and external ESD) depending on the required boot configuration. The recommendation is to provide provision for pullup and pulldown for the boot mode pins that have configuration capability.

Shorting the boot mode pins together, leaving any of the boot mode pins unconnected or shorting of the boot mode inputs directly to supply or ground is not allowed or recommended.

#### Note

For updates related to supported boot modes and available boot mode functionality, see the device-specific silicon errata.

Below FAQs captures the boot mode implementation approach when boot mode buffers are used and not used.

[FAQ] AM625 / AM623 / AM644x / AM243x / AM62A / AM62P - Bootmode implementation with buffers [FAQ] AM625 / AM623 / AM644x / AM243x / AM62A / AM62P - Bootmode implementation without buffers

Above FAQs are generic and can also be used for AM62D-Q1 family of processors.

# 2.3 Confirming PinMux (PinMux Configuration)

The processor family supports a number of peripheral interfaces. To optimize size, pin count and package while maximizing functionality, many of the processor pads (pins) provide provision to multiplex up to eight signal functions. Thus, not all peripheral interface instances are available or can be used simultaneously.

TI provides SysConfig-PinMux Tool that supports board designer to configure the required function using PinMux tool for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

#### Note

Recommendation is to save the PinMux configuration generated using SysConfig-PinMux Tool along with other design documentation.

# 3 Power Supply

After completion of the processor selection and block diagram updates, the next stage of the custom board design is to determine the power supply architecture for the selected processor.

## 3.1 Power Supply Architecture

The power supply architecture that can be considered are listed below:

#### 3.1.1 Integrated Power

The power architecture can be based on Multi-channel ICs (PMIC) such as TPS6593-Q1.

For more information, refer the Starter Kit SK-AM62A-LP schematic.

Alternatively, the power architecture can be based on PMIC such as TPS65224-Q1.

Refer to the following FAQs:

[FAQ] TMUX1308-Q1: EN and Control inputs termination - AM62P, AM62A use case

[FAQ] AM62A7 / AM62A7-Q1 / AM62A3 / AM62A3-Q1 Design Recommendations / Custom board hardware design – common queries for PMIC TPS6593

[FAQ] AM62P / AM62P-Q1 Design Recommendations / Custom board hardware design – common queries for PMIC TPS65224-Q1

#### Note

For automotive functional safety use cases, connect MCU\_I2C0 I2C interface of the processor to PMIC (TPS65224/2) I2C1.

#### 3.1.2 Discrete Power

The architecture is based on DC-DC converters and LDOs.

Currently there are no recommended discrete power architecture implementations, the recommendation can change in the future. See the processor (*AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1* and *AM62D-Q1*) product page on TI.com for additional information.

www.ti.com Power Supply

When custom discrete power architecture is used, take note of the MCU\_PORz L->H hold time (delay) (for oscillator start-up) requirements after all the supplies ramp specified in the data sheet.

MCU\_PORz active (low) at power-up after supplies valid (using external crystal circuit) or MCU\_PORz active (low) at power-up after supplies valid and external clock stable (when using external LVCMOS clock source).

# 3.2 Power (Supply) Rails

For the complete list of processor power supply rails and allowed supply range, refer the *Recommended Operating Conditions* (ROC) section in the *Specifications* chapter of the device-specific data sheet. The following sections provide additional details for some select power rails.

For more information about design recommendations of processor ROC, see the *[FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – SOC ROC Recommended Operating Condition*. The FAQ is generic and can also be used for AM62D-Q1 processor family.

The processor does not support dynamic voltage scaling. Refer to [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – Dynamic Voltage Scaling in regards to dynamic voltage scaling (DVS) and dynamic frequency scaling (DFS). The FAQ is generic and can also be used for AM62D-Q1 processor family.

#### **Note**

Verify that the power supplies connected to the processor supply rails are within the *Recommended Operating Conditions* of the device-specific data sheet.

## 3.2.1 Core Supply

Core supplies VDD\_CORE, VDDA\_CORE\_CSIRX0, VDDA\_CORE\_USB, and VDDA\_DDR\_PLL0 are recommended to be powered from the same power source and are operated at 0.75V or 0.85V (specified operating ranges defined in the *Recommended Operating Conditions* (ROC) table). When supplies are operating at 0.75V, the recommendation is to ramp 0.75V before all 0.85V supplies.

VDDR\_CORE is specified to operate only at 0.85V. When VDD\_CORE is operating at 0.85V, VDD\_CORE and VDDR\_CORE are recommended to be powered from the same source (ramp together).

VDD\_CANUART operates at 0.75V or 0.85V, there is no voltage dependency to the VDD\_CORE during normal operation. The only voltage dependency is during power-up and power-down sequencing.

VDD\_CANUART is recommended to be connected to always on power sources when Partial IO (Low-Power) mode is used. Connect VDD\_CANUART to the same power source as VDD\_CORE. when Partial IO mode is not used.

For more information, refer the *Recommended Operating Conditions* section in the *Specifications* chapter of the device-specific data sheet.

#### Note

For selection of core voltage, refer the *Operating Performance Points* section of the device-specific data sheet.

# 3.2.2 Peripheral Power Supply

The processor family supports dedicated peripheral supplies for USB (common for USB0 and USB1), CSIRX0, PLLs. The specified operating voltage is 1.8V. An additional 3.3V analog supply is required for USB.

For LPDDR4, DDR PHY IO (VDDS\_DDR) and DDR clock IO (VDDS\_DDR\_C) supply rails are specified to be 1.1V.

For more information, refer the *Recommended Operating Conditions* section in the *Specifications* chapter of the device-specific data sheet.

Power Supply Supply Www.ti.com

## 3.2.3 Dynamic Switching Dual-Voltage IO Supply LDO

An external LDO with capability to generate the dynamic voltage is recommended.

VDDSHV4, VDDSHV5 and VDDSHV6 IO supply groups for MMC0-2 have been designed to support power-up, power-down, or dynamic supply voltage change without any dependency on other supplies. The capability is required to support UHS-I speed.

## 3.2.4 Internal LDOs for IO Groups (Processor)

The processor family supports nine internal LDOs (CAP\_VDDSn [n = 0-6], CAP\_VDDS\_CANUART and CAP\_VDDS\_MCU) and each of the LDO output connects to a separate ball (pin) for connecting an external capacitor. For guidance on recommended capacitance and connections, refer the *Power Supply* sub-section in the *Signal Descriptions* section of the device-specific data sheet. Follow the SK design for selection of the capacitor package. Not following the CAP\_VDDSn recommended guidelines can affect the processor performance.

For more information, see the [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design — CAP\_VDDSn CAP\_VDDS. The FAQ is generic and can also be used for AM62D-Q1 processor family.

## 3.2.5 Dual-Voltage IOs (for Processor IO Groups)

The processor family supports nine Dual-voltage IO groups (VDDSHVx [x = 0-6], VDDSHV\_MCU and VDDSHV\_CANUART) and each group provides power supply to a fixed set of IOs. Each IO group is configured for 3.3V or 1.8V independently. The group configuration determines a common operating voltage for the entire set of IOs powered by the respective IO group power supply. All IOs (attached devices) connected to these IO groups must be powered from the same power source that powers the respective processor dual-voltage IO groups (VDDSHVx supply rail).

Most of the processor IOs are not fail-safe. For information on available fail-safe IOs, see the device-specific data sheet. Power the IO supply of attached devices from the same power source as the respective processor dual-voltage IO groups (VDDSHVx supply rail) to verify that the design never applies potential to an IO that is not powered. Taking care of fail-safe operation is recommended to protect the IOs of processor and attached devices.

For more information, see the *[FAQ] AM625/AM623 Custom board hardware design – Power sequencing between SOC (Processor) and the Attached devices (Fail-safe)*. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

## Available IO groups information are summarized below:

VDDSHV0 – Dual-voltage IO supply for Main reset and General interface IO group

VDDSHV1 – Dual-voltage IO supply for OSPI0 IO group

VDDSHV2 – Dual-voltage IO supply for RGMII1-2 IO group

VDDSHV3 – Dual-voltage IO supply for GPMC0 IO group

VDDSHV4 - Dual-voltage IO supply for MMC0 IO group

VDDSHV5 – Dual-voltage IO supply for MMC1 IO group

VDDSHV6 – Dual-voltage IO supply for MMC2 IO group

VDDSHV\_MCU - Dual-voltage IO supply for WKUP\_MCU IO group

VDDSHV CANUART - Dual-voltage IO supply for CANUART IO group

## Note

The recommendation is to connect VDDSHV\_CANUART to an always-on power source when using Partial IO (Low-power) mode.

www.ti.com Power Supply

## 3.2.6 VPP (eFuse ROM programming) Supply

VPP supply can be sourced on-board or externally.

VPP pin can be left floating (HiZ) or pulled down to ground through a resistor during processor power-up, power-down and during normal processor operation.

The following hardware requirements must be met when programming keys in the OTP eFuses:

- The VPP power supply must applied only after completion of processor power-up sequence.
- The recommendation is to use a fixed LDO with higher input supply (2.5V or 3.3V) and enable input. The enable input is required to be controlled by the processor GPIO for timing.
- The VPP power supply is expected to see high load current transients and local bulk capacitors are likely required near the VPP pin to support the LDO transient response.
- · Select the power supply with quick discharge capability or use a discharge resistor.
- A maximum current of 400mA is specified during programming.
- When an external power supply is used, the supply is recommended to be applied after the processor power supplies ramp and are stable.
- When external power supply is used, recommend adding on-board bulk capacitor, decoupling capacitor and discharge resistor near to the processor VPP supply pin. Add a test point to connect external power supply and provision to connect one of the processor GPIO to control timing of the external supply.
- The recommendation is to disable the VPP supply (left floating (HiZ) or grounded) when not programming the OTP eFuses.

For more information, see the [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design — Queries regarding VPP eFuse programming power supply selection and application. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

For more information, refer the *VPP Specifications for One-Time Programmable (OTP) eFuses* section in the *Specifications* chapter of the device-specific data sheet.

## 3.3 Determining Board Power Requirements

The current (maximum and minimum) requirements for each of the supply rails are not provided in the devicespecific data sheet. These requirements are highly application dependent and must be estimated using TI provided tools for a specific use case.

## 3.4 Power Supply Filters

The processor family supports multiple analog supply pins that provide power to sensitive analog circuitry like VDDA\_MCU, VDDA\_DDR\_PLL0, VDDA\_PLLx [x = 0-4], VDDA\_1P8\_CSIRX0 and VDDS\_OSC0. Refer *Starter Kit SK-AM62A-LP* or *AUDIO-AM62D-EVM* for implementation of power supply filtering.

For more information, see the [FAQ] AM625 / AM623 Custom board hardware design – Ferrite (power supply filter) recommendations for SoC supply rails. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

# 3.5 Power Supply Decoupling and Bulk Capacitors

To decouple the processor and attached device supplies from board noise, decoupling and bulk capacitors are recommended. Refer the *Starter Kit SK-AM62A-LP* or *AUDIO-AM62D-EVM* schematic for implementing the decoupling and bulk capacitors.

For guidance on optimizing and placement of the decoupling and bulk capacitors, refer the *Sitara Processor Power Distribution Networks: Implementation and Analysis* application note.

## 3.5.1 Note on PDN Target Impedance

The PDN target impedance values are provided for the specific supplies. The PDN target impedance values are not provided for all supply rails since the target impedance calculation includes reference to the maximum current on the power rails and is dependent on use case.



Power Supply www.ti.com

For updates on the PDN target impedance supplies and values, see the [FAQ] AM62A7 and AM62A7-Q1

Custom board hardware design – Collaterals to Get started or [FAQ] AM62D-Q1 Custom board hardware design

– Collaterals to Get started. Look for PDN target impedance values (VDD CORE and VDDS DDR)

# 3.6 Power Supply Sequencing

A detailed diagram of the required *Power Supply Sequencing* (Power-Up and Power-Down) are provided in the device-specific data sheet. All associated processor power supplies are expected to allow for controlled supply ramp (Refer supply slew rate) and supply sequencing (using a PMIC-based power supply or using on-board logic when discrete power architecture is used).

For more information, refer the *Power Supply Requirements, Power Supply Slew Rate Requirement, Power Supply Sequencing* section of the device-specific data sheet.

For more information, see the *[FAQ] AM625/AM623 Custom board hardware design – Processor power-sequencing requirements for power-up and power-down*. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

# 3.7 Supply Diagnostics

The processor family supports the below voltage monitors:

- VMON\_VSYS (Recommend provisioning the external resistor voltage divider for early supply failure detection irrespective of the software implementation): For connecting the board voltage (main supply voltage such as 5V or other voltage levels) through an external resistor voltage divider, refer the System Power Supply Monitor Design Guidelines section of the device-specific data sheet. Recommendation is to implement a noise filter (capacitor) across the resistor voltage divider output since VMON\_VSYS has minimum hysteresis and a high-bandwidth response to transients. Recommendation is to always provide resistor divider provision for early detection.
- VMON\_1P8\_SOC and VMON\_3P3\_SOC (Monitoring): These pins are recommended to be connected directly to the respective 1.8V and 3.3V supplies. For the allowed supply voltage range, refer the Recommended Operating Conditions section of the device-specific data sheet.

For more information, see the [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – POK VMON. The FAQ is generic and can also be used for AM62D-Q1 processor family.

Refer the *Pin Connectivity Requirements* section of the device-specific data sheet for connecting the voltage monitoring pins when not used.

#### 3.8 Power Supply Monitoring

For optimizing the custom board performance, provide provision for external monitoring of supply rails and load currents.

For more information, refer the *Starter Kit SK-AM62A-LP* or *AUDIO-AM62D-EVM* schematics for implementation.

Now that the power supply architecture and the devices for generating the supply rails have been finalized, update the block diagram to include the power supply rails and interconnection. Recommendation is to create a power supply sequence (power-up and power-down) diagram and verify the sequence with the device-specific data sheet.

# 4 Processor Clocking

The next stage of the custom board design is proper clocking of processor and attached devices. The processor clock can be generated internally using external crystal or an LVCMOS compatible clock input can be used. Follow the connection recommendations in the device-specific data sheet when using an external clock. The section describes the available processor clock sources and the requirements.

## 4.1 Processor External Clock Source

The recommended processor clock sources and recommended connections are summarized in the *Clock Specifications* section in the *Specifications* chapter of the device-specific data sheet.

www.ti.com Processor Clocking

A 25MHz external crystal interface pins connected to the internal high frequency oscillator (MCU\_HFOSC0) or MCU\_OSC0 LVCMOS digital clock is the default clock source for internal reference clock HFOSC0\_CLKOUT.

Refer to [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design — Queries regarding MCU\_OSC0 Start-up Time. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

Low-frequency oscillator (LFOSC0) has limited use case and is optional. Based on the use case, select a 32.768kHz crystal as clock source. For more information, see the *[FAQ] AM625: LFOSC usage in the device*. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

## 4.1.1 Unused WKUP\_LFOSC0

For guidance on the recommended connections for unused clock, refer the *WKUP\_LFOSC0 Not Used* section in the *Specifications* chapter of the device-specific data sheet.

## 4.1.2 LVCMOS Digital Clock Source

The MCU\_OSC0\_XI and WKUP\_LFOSC0\_XI clock inputs can be sourced from a 1.8V LVCMOS square-wave digital clock source. For more details, refer the *Timing and Switching Characteristics, Clock Specifications, Input Clocks / Oscillators* section in the *Specifications* chapter of the device-specific data sheet.

#### Note

Be sure to connect the MCU\_OSC0\_XO and WKUP\_LFOSC0\_XO pins as per the device-specific data sheet recommendation.

#### 4.1.3 Crystal Selection

When selecting a crystal, the board designer must consider the temperature and aging characteristics based on the worst case operating environment and expected life expectancy of the board. Verify the crystal load and the crystal load cap value including the PCB capacitance (for MCU\_OSC0) used matches the data sheet recommendations. Select a crystal load to allow selection of a standard capacitor value. Mismatch in value can introduce clock frequency PPM errors.

For more information, see the [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design – Queries regarding Crystal selection. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

For more information, refer the MCU\_OSC0 Crystal Circuit Requirements and WKUP\_LFOSC0 Crystal Electrical Characteristics tables of the device-specific data sheet.

The recommendation is to verify the crystal selection with the crystal manufacturer as required.

# **4.2 Processor Clock Outputs**

Processor IOs (pins) named CLKOUT0 and WKUP\_CLKOUT0 can be configured as clock outputs. The clock outputs can be used as clock source for attached devices (external peripherals).

WKUP\_CLKOUT0 is a buffered output of the high frequency oscillator (HFOSC0) available after reset as default configuration.

For more details, refer the device-specific data sheet and TRM.

# **5 JTAG (Joint Test Action Group)**

TI supports a variety of eXtended Development System (XDS) JTAG controllers with various debug capabilities beyond only JTAG support.

Refer [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 / AM62A7 / AM62A3 / AM62P / AM62P-Q1 / AM6442 / AM2432 Custom board hardware design – JTAG. The FAQ is generic and can also be used for AM62D-Q1 processor family.



Although JTAG is not required for normal board functioning, recommendation is to include the JTAG connection in the custom board design.

#### 5.1 JTAG / Emulation

Relevant documentation for the JTAG/Emulation:

- Emulation and Trace Headers Technical Reference Manual
- XDS Target Connection Guide
- Boundary Scan Test Specification (IEEE-1149.1)
- AC Coupled Net Test Specification (IEEE-1149.6)

## 5.1.1 Configuration of JTAG / Emulation

The IEEE Standard 1149.1-1990, IEEE Standard Test Access Port and Boundary-Scan Architecture (JTAG) interface can be used for boundary scan and emulation. The boundary scan implementation is compliant with both IEEE-1149.1 and 1149.6. Boundary scan can be used regardless of the processor configuration.

As an emulation interface, the JTAG port can be used in various modes:

- · Standard emulation: requires only five standard JTAG signals
- HS-RTDX emulation: requires five standard JTAG signals plus EMU0 and/or EMU1. EMU0 and/or EMU1 are bidirectional in the mode.
- Trace port: The trace port allows real-time dumping of certain internal data. The trace port uses the EMU pins
  to output the trace data.

Emulation can be used regardless of the processor configuration.

For supported JTAG clocking rates, refer the device-specific TRM.

The required BSDL file for boundary scan testing can be downloaded from the below section.

#### 5.1.1.1 BSDL File

#### AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

- AM62A7 Sitara BSDL
- AM62A3 Sitara BSDL
- AM62A7-Q1 Sitara BSDL
- AM62A3-Q1 Sitara BSDL

#### AM62D-Q1

AM62D-Q1 Sitara BSDL

#### 5.1.2 Implementation of JTAG / Emulation

The JTAG and Emulation signals are referenced to the same IO group supply. The TDI, TDO, TCK, TMS, TRSTn, EMU0 and EMU1 signals are powered by the VDDSHV\_MCU (dual-voltage IO) supply rail (IO supply for IO group MCU). VDDSHV MCU can be configured either 1.8V or 3.3V.

For proper implementation of the JTAG interface, refer the *Emulation and Trace Headers Technical Reference Manual*.

# 5.1.3 Connection of JTAG Interface Signals

For connecting the JTAG interface signals, refer the *Pin Connectivity Requirements* section in the *Terminal Configuration and Functions* chapter of the device-specific data sheet.

#### Note

In case JTAG interface is not used, the recommendation is to always provide provision for connecting the JTAG interface signals using test points for development testing and the required pulls as per the *Pin Connectivity Requirements* section of the device-specific data sheet.



# 6 Configuration (Processor) and Initialization (Processor and Device)

The recommendation is to deassert (release) the processor cold reset input (MCU\_PORz) only after all the processor supplies ramp and delay of recommended hold time (in ms) for the crystal or oscillator to start-up and stabilize (refer device-specific data sheet) to start the processor boot process.

#### **6.1 Processor Reset**

The processor family supports three external reset input pins (MCU and Main Domain cold reset request input (MCU\_PORz), MCU and Main Domain warm reset request input (MCU\_RESETz) and Main Domain warm reset request input (RESET\_REQz)). Note the errata related to MCU\_RESETz and MCU\_RESETSTATz.

Be sure to make the recommended connections as per *Pin Connectivity Requirements* section of the device-specific data sheet.

The supported reset configurations are described in detail in the device-specific data sheet and TRM.

The processor provides three reset status output pins including Main Domain POR (cold reset) status (PORz\_OUT) output, MCU Domain warm reset status (MCU\_RESETSTATz) output and Main Domain warm reset status (RESETSTATz) output. Note the errata related to MCU\_RESETz and MCU\_RESETSTATz.

Use of reset status outputs are application dependent. Reset status outputs when not used can be left unconnected. The recommendation is to provide provision for a test point for testing or future enhancements. An optional pulldown is recommended.

For MCU\_PORz (3.3V tolerant, fail-safe input), a 3.3V input can be applied. The input thresholds are a function of the 1.8V IO supply voltage (VDDS\_OSC0).

The recommendation is to hold the MCU\_PORz low during the supply ramp-up and crystal or oscillator start-up. Follow the recommended MCU\_PORz timing requirement in the *Power-Up Sequencing* diagram of the device-specific data sheet.

Additional reset modes are available through processor internal registers and emulation.

#### Note

MCU\_RESETz and MCU\_RESETSTATz have specific use case recommendation. Refer advisory *i2407- RESET. MCU\_RESETSTATz* is unreliable when MCU\_RESETz is asserted low of the device-specific silicon errata.

## 6.2 Latching of Boot Mode Configuration

For more details about the processor boot mode options, see above Section 2.2.

Boot mode configurations for processor are latched at the rising edge of PORz\_OUT. The device configuration and boot mode input pins have alternate multiplexed functions. After the status (level) on these pins are latched into the configuration registers, these pins are available to be used for the alternate functions. The PORz\_OUT reset status output indicates latching of boot mode configuration. PORz\_OUT optionally can be used for latching the pin strap configuration for attached devices.

## 6.3 Resetting the Attached Devices

Using an ANDing logic to reset the attached devices as applicable (on-board media and data storage devices, and other peripherals) is recommended. Processor general purpose input/output (GPIO) pin is connected to one of the AND gate input with provision for  $0\Omega$  to isolate the GPIO input for testing or debug. Processor IO buffers are off during reset. The recommendation is to place a pullup near to the AND gate input to prevent the AND gate input from floating and enabling the reset logic controlled by the processor IO during power-up. Main Domain POR (cold reset) status output (PORz\_OUT) or Main Domain warm reset status output (RESETSTATz) signal can be connected as the other input to the AND gate. Make sure the processor IO supply and the pullup supply used near to the AND logic input are sourced from the same power source.

The choice of reset status output is application dependent. Make sure the attached device reset inputs are pulled as per the device recommendations.



In case an ANDing logic is not used and the processor main domain warm reset status output (RESETSTATz) is used to reset the attached device, match the IO voltage level of the attached device and RESETSTATz. A level translator is recommended to match the IO voltage level.

The recommendation is to provision for a software enabled (controlled) power switch (load switch) that sources the SD card power supply (VDD). A fixed 3.3V supply (IO supply connected to the processor) is connected as an input to the power switch.

Use of power switch allows power cycling of the SD card (since resetting the power switch is the only way to reset the SD card) and resetting the SD card to the default state.

For more information on implementing reset logic for the attached devices and power switch enable logic for SD card, refer the Starter Kit SK-AM62A-LP or AUDIO-AM62D-EVM schematics.

## 6.4 Watchdog Timer

Use of watchdog timer is based on the application requirement. Consider using internal or external watchdog timer.

## 7 Processor Peripherals

Processor peripherals section covers the processor peripherals and modules, and is intended to be used in addition to the information provided in the device-specific Data Sheet, TRM, and relevant Application Notes. The three types of documents can be used are:

- Data Sheet: Pin Description, Processor operational modes, AC Timings, Guidance on pin functions, Pin mapping
- TRM: Functional Description, Programming Guide, Information regarding registers and configuration
- Application Notes: Board-level understanding and resolving commonly observed issues

## 7.1 Selecting Peripherals Across Domains

The processor architecture includes multiple domains, each domain includes specific processing cores and peripherals:

- MAIN Domain
- Microcontroller (MCU) Domain
- Wakeup (WKUP) Domain

For most use cases, peripherals from any of the domain can be used by any of the core. All peripherals, regardless of the domain, are memory mapped, and the Arm® Cortex®-A53 cores can see and access most of the peripherals in the MCU Domain. Similarly, MCU can access most of the peripherals in the Main Domain.

#### 7.2 Memory Controller (DDRSS)

DDR Subsystem currently supports LPDDR4 memory interface. Refer Memory Subsystem, DDR Subsystem (DDRSS) section in the Features chapter of device-specific data sheet for data bus width, inline ECC support, speed and max addressable range selection.

The allowed memory configurations are 1 x 32-bit or 1 x 16-bit.

1 x 8-bit memory configuration is not a valid configuration.

Based on the application requirements, same memory (LPDDR4) device can be used with the AM625 / AM623 / AM625-Q1 / AM620-Q1 , AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 , AM62D-Q1 and AM62P / AM62P-Q1 processor families due to the availability of 1 x 16-bit configuration.

When the AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processors are configured for 16-bit configuration, follow the DQS2-3 and other unused signal connection recommendations shown in the 16-Bit, Single Rank LPDDR4 Implementation example of the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines.

Refer Pin Connectivity Requirements section of the device-specific data sheet for connecting the DDRSS signals when not used.

www.ti.com Processor Peripherals

For more details, refer the *DDR Subsystem (DDRSS)* section in the *Memory Controllers* chapter of the device-specific TRM.

For more information on DDR4 / LPDDR4 memory interface, see the [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – DDR4 / LPDDR4 MEMORY Interface. The FAQ is generic and can also be used for AM62D-Q1 processor family.

## 7.2.1 Processor DDR Subsystem and Device Register Configuration

The DDR controller and DDR PHY have a large number of parameters to configure. To facilitate the configuration, an online tool (SysConfig tool) is provided that generates an output file that is consumed by the driver. Choose DDR Subsystem Register Configuration from the Software Product pulldown menu and choose the required processor. The tool takes board information, timing parameters from DDR device data sheet, and IO parameters as inputs and then outputs a header file that the driver uses to program the DDR controller and DDR PHY. The driver then initiates the full training sequence.

The SDK has an integrated configuration file for the memory (LPDDR4) device mounted on the SK. If you need a configuration file for a different memory (LPDDR4) device, a new configuration file has to be generated using the DDR Register Configuration tool.

For more information, see the *[FAQ] AM62A7 or AM62A3 Custom board hardware design – Processor DDR Subsystem and Device Register configuration*. The FAQ is generic and can also be used for AM62D-Q1 processor family.

#### 7.2.2 Calibration Resistor Connection for DDRSS

Follow the DDR0\_CAL0 (IO Pad Calibration Resistor) connection recommendations in the device-specific data sheet.

## 7.2.3 Attached Memory Device ZQ and Reset N Connection

Follow the device-specific SK schematics for connecting the recommended resistors (ZQ (Impedance calibration) and Reset\_N (Memory reset input)) to the memory devices and the values.

## 7.3 Media and Data Storage Interfaces

Media and Data Storage interface supports 3 x Multi-Media Card/Secure Digital (MMC/SD/SDIO) ((8b+4b+4b) (8-bit eMMC on MMC0 (Refer *MMC0 - eMMC/SD/SDIO Interface* section of device-specific data sheet for speed), 4-bit SD/SDIO (Refer *MMC0 - eMMC/SD/SDIO Interface* and *MMC1/MMC2 - SD/SDIO Interface* sections of device-specific data sheet for speed))) interfaces, 1 x General-Purpose Memory Controller (GPMC) and 1 x OSPI/QSPI interfaces.

For more information on eMMC memory interface, see the [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – eMMC MEMORY Interface. The FAQ is generic and can also be used for AM62D-Q1 processor family.

For more information on OSPI/QSPI memory interface, see the [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – OSPI/QSPI MEMORY Interface. The FAQ is generic and can also be used for AM62D-Q1 processor family.

For information related to OSPI/QSPI, see the [FAQ] OSPI FAQ for Sitara/Jacinto devices.

For more details, refer the Memory Interfaces section in the Peripherals chapter of the device-specific TRM.

## 7.4 Common Platform Ethernet Switch 3-port Gigabit (CPSW3G - for Ethernet Interface)

The CPSW3G interface can be configured either as a 3-port switch (interfaces to two external Ethernet ports (port 1 and 2)) or a dual independent MAC interface having individual MAC addresses.

CPSW3G supports a RMII (10/100) or RGMII (10/100/1000) interface for each of the external Ethernet interface port.

For implementation of a RMII interface, refer the CPSW0 RMII Interface section of the device-specific TRM.

Processor Peripherals www.ti.com

CPSW3G configured for RMII interfaces, interfaces to EPHY configured for an external 50MHz (connected to a buffered external oscillator or processor clock out) clock input (one of the buffered clock output connects to processor MAC) or EPHY configured for external 25MHz crystal or clock input with 50MHz clock output from

CPSW3G RMII interface supports interfacing processor to Ethernet PHY configured as controller (master) or

EPHY connected to the processor CPSW3G RMII interface signal.

One of the CPSW3G port is an internal CPPI (Communications Port Programming Interface) host port. CPPI is a streaming interface to provide data from DMA to CPSW3G and vice versa.

CPSW3G allows using mixed RGMII/RMII interface topology for the two external interface ports.

RGMII\_ID is not timed, tested, or characterized. RGMII\_ID is enabled by default for TDn (Transmit data). Processor MAC does not implement Internal delay for the RDx (Receive data) path.

For more details on the CPSW3G Ethernet interface, refer the *High-speed Serial Interfaces* section in the *Peripherals* chapter of the device-specific TRM.

## 7.5 Programmable Real-Time Unit Subsystem (PRUSS)

The processor family does not support PRUSS.

device (slave).

# 7.6 Universal Serial Bus (USB) Subsystem

The processor family supports up to two USB 2.0 Ports. These ports are configurable as host or device or Dual-Role Device (DRD). USBn\_ID (identification) functionality can be supported using any of the processor GPIO.

Follow the *USB VBUS Design Guidelines* section of the device-specific data sheet to scale the USB VBUS voltage (supply near the USB interface connector) before connecting to USBn\_VBUS [n = 0-1] pins as applicable.

Connecting VBUS (VBUS supply input including Voltage Scaling Resistor Divider / Clamp) input is recommended to be connected when the USB interface is configured for device mode. Connection of VBUS (VBUS supply input including Voltage Scaling Resistor Divider / Clamp) is optional for processor USB host mode.

A power switch with OC (over current) output indication is recommended when the USB interface is configured as host for VBUS control. The USB DRVVBUS drives the power switch. The recommendation is to connect the OC output to a processor GPIO (input), when the USB interface is configured as host.

For details related to USB connections and On-The-Go feature support, refer the device-specific TRM.

For more details, refer the *High-speed Serial Interfaces* section in the *Peripherals* chapter of the device-specific TRM.

When USB0 and USB1 are not used, refer the *Pin Connectivity Requirements* section of the device-specific data sheet for connecting the USB supply pins.

When USB0 or USB1 is not used, refer the *Pin Connectivity Requirements* section of the device-specific data sheet for connecting the interface signals and USB supply pins.

For more information on USB2.0 interface, see the *[FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design – USB2.0 interface*. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

## 7.7 General Connectivity Peripherals

The processor family supports multiple instances of UART, Multichannel Serial Peripheral Interface (MCSPI), I2C, Multichannel Audio Serial Port (MCASP), Enhanced Pulse Width Modulator (EPWM), Enhanced Quadrature Encoder Pulse (EQEP), Enhanced Capture (ECAP), MCAN (Modular Controller Area Network) with Full CAN-FD support and GPIO. All LVCMOS IOs can be configured as GPIO.



#### Note

For I2C interfaces with open-drain output type buffer (MCU\_I2C0 and WKUP\_I2C0), an external pull is recommended irrespective of peripheral usage and IO configuration. Refer *Pin Connectivity Requirements* section of device-specific data sheet.

When the open-drain output type buffer I2C interfaces are pulled to 3.3V supply, the inputs have slew rate limit specified. An RC can be used to limit the slew rate. For RC implementation, refer *Starter Kit SK-AM62P-LP* for implementation.

An external pullup is recommended for the I2C interfaces (I2C0-3) with LVCMOS IOs emulated open-drain outputs when the IOs are configured for I2C interface. For the available LVCMOS IOs with emulated open-drain output I2C instances, refer the device-specific data sheet.

For more information, refer below FAQs:

[FAQ] AM62A7 / AM62A3 Custom board hardware design – I2C interface [FAQ] AM62A7-Q1: Internal pull configuration registers for MCU\_I2C0 and WKUP\_I2C0

Above FAQs are generic and can also be used for AM62D-Q1 family of processors.

The number of peripheral instances available depends on the processor selection. The required interfaces can be configured using the SysConfig-PinMux tool based on the application.

For more details, refer the *Peripherals* chapter of the device-specific TRM.

## 7.8 Display Subsystem (DSS)

#### 7.8.1 AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

The processor family supports DPI 24-bit RGB parallel display interface. These supports up to 2048x1080 @ 60fps and 165MHz pixel clock support with independent PLL.

For more details, refer the *Display Subsystem (DSS)* section in the *Peripherals* chapter of the device-specific TRM.

For more information on DPI, see the [FAQ] AM625 / AM625 / AM625SIP / AM625-Q1 Custom board hardware design – Display Parallel Interface (DPI) 24-bit RGB. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 processor family

#### 7.8.2 AM62D-Q1

Interface not supported.

#### 7.9 Camera Interface

The processor family supports one Camera Serial interface (CSI-2) Receiver with 4 Lane D-PHY. Support for 1, 2, 3 or 4 data lane mode. Refer *Multimedia, Camera Serial interface (CSI-2) Receiver with Lane D-PHY* section in the *Features* chapter of device-specific data sheet for supported data rate.

The DPHY-RX supports a single clock lane and all the data lanes are clocked at the same frequency. The frame rate is determined by start-of-frame, end-of-frame signaling and allows handling the input sources with different frame rates per channel.

Refer *Pin Connectivity Requirements* section of the device-specific data sheet for connecting interface pins and supply pins when CSIRX0 interface is not used.

For more details, refer the Camera Serial Interface Receiver (CSI\_RX\_IF) and MIPI D-PHY Receiver (DPHY\_RX) sections in the Peripherals chapter of the device-specific TRM.

For more information on CSIRX0, see the *[FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM62A / AM62P Custom board hardware design – CSI-2 capabilities*. The FAQ is generic and can also be used for AM62D-Q1 processor family.

## 7.10 Connection of Processor Power Supply Pins, Unused Peripherals and IOs

All the processor power supply pins must be supplied with the supply voltages specified in *Recommended Operating Conditions* section of the device-specific data sheet, unless otherwise specified.

The processor has pins (package balls) that have specific connectivity requirements and pins (package balls) that are recommended to be left unconnected or can be left unused.

For information on connecting the specific unused processor peripherals and IOs, refer the *Pin Connectivity Requirements* section in the *Terminal Configuration and Functions* chapter of the device-specific data sheet.

For more information on processor unused peripherals and IOs, see the [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – SOC Unused peripherals and IOs. The FAQ is generic and can also be used for AM62D-Q1 processor family.

## 7.10.1 External Interrupt (EXTINTn)

EXTINTn is an open-drain output type buffer, fail-safe IO. The recommendation is to connect an external pullup resistor when a PCB trace is connected to the pad and an external input is not being actively driven. Open-drain output type buffer IO has slew rate specified when the IO is pulled up to 3.3V. An RC is recommended for limiting the slew.

For more information, see the [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 / AM62A7 / AM62A3 / AM62P / AM62P-Q1 Custom board hardware design – EXTINTn pin pullup connection. The FAQ is generic and can also be used for AM62D-Q1 processor family.

## 7.10.2 RSVD Reserved Pins (Signals)

Pins named RSVD are Reserved. Leave the RSVD pins unconnected (no TP) as recommended in the data sheet.

Recommendations are to not connect any PCB trace or test points to RSVD pins.

For more information, see the *[FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design – Connection recommendations for RSVD pins*. The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

# 8 Interfacing of Processor IOs (LVCMOS or Open-Drain or Fail-Safe Type IO Buffers) and Simulations

An important check point during the custom board design before the start of schematic design and capture is to confirm electrical compatibility (DC and AC) between the processor and attached devices.

- The device-specific (processor and attached devices) data sheet has important information with regards to timing and electrical characteristics.
- For high-speed interfaces, the recommendation is to run simulations using IBIS models provided.

For more information, refer the *General Termination Details* section in the *Hardware Design Guide for KeyStone II Devices*.

The required IBIS model can be downloaded from the links provided in the below section.

#### 8.1 IBIS Model

Refer below FAQ for information related to drive strength configuration support:

[FAQ] AM625 / AM623 / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - I/O Drive Strength Configuration for SDIO and LVCMOS

## AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

- AM62A7 IBIS Model
- AM62A3 IBIS Model
- AM62A7-Q1 IBIS Model
- AM62A3-Q1 IBIS Model

18



#### AM62D-Q1

AM62D-Q1 IBIS Model

#### 8.2 IBIS-AMI Model

#### AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

- AM62A7 Sitara AMI Model
- AM62A3 Sitara AMI Model
- AM62A7-Q1 Sitara AMI Model
- AM62A3-Q1 Sitara AMI Model

#### AM62D-Q1

AM62D-Q1 Sitara AMI Model

# 9 Processor Current Rating and Thermal Analysis

The board power consumption depends on selected processor, peripherals connected, features implemented, application, operating temperature requirements, and temperature/voltage variations.

#### 9.1 Power Estimation

For estimating the processor power, use below:

AM62A7 Power Estimation Tool

AM62A3 Power Estimation Tool

AM62A7-Q1 Power Estimation Tool

AM62A3-Q1 Power Estimation Tool

AM62D-Q1 Power Estimation Tool

## 9.2 Maximum Current Rating for Different Supply Rails

For information on the maximum current rating for different supply rails, refer below:

AM62Ax Maximum Current Ratings

Check the relevant processor product page for availability of updated document.

#### 9.3 Power Modes

For more details on the available power modes (including Partial IO, DeepSleep), refer the *Power Modes* sub-section, *Power* section in the *Device Configuration* chapter of the device-specific TRM.

## 9.4 Thermal Design Guidelines

The *Thermal Design Guide for DSP and Arm Application Processors* application note provides guidance for successful implementation of a thermal option for custom board designs using Sitara family of processors. The application note provides background information on common terms and methods. Any follow-up design support that may be required is provided only for board designs that follow thermal design guidelines contained in the application note.

Download the required Thermal model from the below section.

#### 9.4.1 Thermal Model

## AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

- AM62A7 Thermal Model
- AM62A3 Thermal Model
- AM62A7-Q1 Thermal Model
- AM62A3-Q1 Thermal Model

#### AM62D-Q1

AM62D-Q1 Thermal Model



## 9.4.2 VTM (Voltage Thermal Management Module)

Independent temperature sensors are located at different hotspots on the processor.

Refer below FAQ:

[FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design — VTM. The FAQ is generic and can also be used for AM62D-Q1 processor family.

# 10 Schematics:- Design, Capture, Entry and Review

At this stage of the custom board design, schematic design, capture and entry can be started.

The below FAQ summarizes key collaterals that can be referenced during schematic design and review of the schematics.

[FAQ] AM64x, AM62x, AM62Ax, AM62Px, AM62Dx Custom board hardware design - Collaterals for Reference during Schematic design and Schematics Review

Refer below sections during the schematic design and capture stage:

# 10.1 Selection of Components and Values

Be sure to use the recommended values including the tolerance and voltage rating in the device-specific data sheet as applicable when selecting the passive components.

# 10.2 Schematic Design and Capture

During the schematic design and capture stage of the custom board design, the schematics can be drawn newly or SK schematics can be reused. Refer the *Starter Kit SK-AM62A-LP* or *AUDIO-AM62D-EVM* schematics.

During schematic design and capture, follow below checklists and device-specific silicon errata.

AM623, AM625, AM625SIP, AM620-Q1, AM625-Q1, AM62A3, AM62A7, AM62A7-Q1, AM62D-Q1, AM62P-Q1 Schematic Design Guidelines and Review Checklist

AM62A3, AM62A7, AM62A3-Q1, AM62A7-Q1 and AM62D-Q1 Processor Families Schematic Design Guidelines and Review Checklist

The link below summarizes the considerations board designers are required to be familiar when reusing TI SK design files.

[FAQ] AM62A7 or AM62A3 Custom board hardware design - Reusing TI SK (EVM) design files

The above FAQ is generic and includes information for AM62D-Q1 processor family.

## Note

When SK schematics is reused, ensure completeness of functionality and change in net name due to redesign are reviewed. Read the notes added on the schematics pages near to the circuit implementation.

When SK schematics is reused, the DNI settings for the components can be reset. Make sure the DNIs are reconfigured (populating DNIs can affect the functionality). Read the notes added on the schematics pages near to the circuit implementation.

#### 10.3 Schematics Review

20

After completing the schematic design and capture, verify the custom board design against the AM62A3, AM62A7, AM62A3-Q1, AM62A7-Q1 and AM62D-Q1 Processor Families Schematic Design Guidelines and Review Checklist.

For more information on used pins / unused pins / peripherals handling, see the [FAQ] AM62x, AM64x, AM243x, Custom board hardware design – How to handle Used / Unused Pins / Peripherals ? (e.g. GPIOs, SERDES, USB, CSI, MMC (eMMC, SD-card), CSI, OLDI, DSI, CAP\_VDDSx, .....). The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.



Plan a schematic review internally to review the schematics with reference to the *Schematic Design Guidelines* and *Schematics Review Checklist*. Verify circuit implementation for design errors, value or connection inaccuracies, missing net connections, and so forth.

Be sure to verify the schematics follows the recommendations in the *Pin Connectivity Requirements* section of the device-specific data sheet.

# 11 Floor Planning, Layout, Routing Guidelines, Board Layers and Simulation

After completing the schematic design, capture, entry and review (self, team and external (devices suppliers)), the recommendation is to perform floor planning of the board to determine the interconnect distances between the different devices, board size and outline.

The next stage in the custom board design is the board layout. Refer below sections for recommendations related to the board layout.

# 11.1 Escape Routing for PCB Design

The *AM62Ax/AM62Dx Escape Routing for PCB Design* user's guide provides a sample PCB escape routing for the AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62D-Q1 processor families.

## 11.2 LPDDR4 Design and Layout Guidelines

Refer the *AM62Ax*, *AM62Px*, *AM62Dx LPDDR4 Board Design and Layout Guidelines*. The goal of the guide is to simplify the LPDDR4 implementation. Requirements have been captured as a set of layout (placement and routing) guidelines that allow board designers to successfully implement a robust design for the topologies supported by the processor. Any follow-up design support that may be required will be provided only for board designs using LPDDR4 memory that follow the *AM62Ax*, *AM62Px*, *AM62Dx LPDDR4 Board Design and Layout Guidelines*.

Refer the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines for the recommended target impedance for the LPDDR4 clock, address and control signals and for information regarding LPDDR4 Count, Channel Width, Number of Channels, Number of Die, Number of Ranks.

For the propagation delay, the delay to be considered for LPDDR4 is the delay related to the traces on the board. On a need basis, the package delay that has been included in the *Appendix: SOC Package Delays* of *AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines* when required can be referenced.

The recommendation is to perform signal integrity (SI) simulations during board schematic design and layout stage.

| Note                                                                                                                                                             |         |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| ata bits swizzle and byte swap within a channel is supported by the family of processors. Refer M62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines. |         |  |
|                                                                                                                                                                  | Note    |  |
| nterface to DDR4 memory is currently not supp                                                                                                                    | ported. |  |
|                                                                                                                                                                  | Note    |  |
| DDR2 and DDR3 interfaces are not supported.                                                                                                                      |         |  |

# 11.3 High-Speed Differential Signals Routing Guidelines

The *High-Speed Interface Layout Guidelines* application note provides guidelines for successful routing of the high-speed differential signals. Guidelines include PCB stack-up and materials guidance as well as routing skew, length, and spacing limits. Any follow-up design support that may be required will be provided only for board designs that follow *High-Speed Interface Layout Guidelines*.



#### Note

Consider using the *Starter Kit SK-AM62A-LP* and *AUDIO-AM62D-EVM* layouts as reference as required.

# 11.4 Board Layer Count and Stack-up

An important constraint in determining layer count is the number of layers required to implement the high-speed LPDDR4 memory interface. Memory layout meeting the recommended guidelines typically requires the number of layers used in the Starter Kit (TI recommended). Optimization of layer count can be considered based on the custom board design and functionalities.

Refer the AM62Ax, AM62Dx, AM62Dx LPDDR4 Board Design and Layout Guidelines available on Tl.com for further guidance and recommendations for implementing the LPDDR4 memory interface.

Refer the *AM62Ax/AM62Dx Escape Routing for PCB Design* as a guideline during board layout. Use of TI Via Channel Array (VCA) technology with the AMB and ANF packages supports layer optimization.

#### 11.4.1 Simulation Recommendations

Simulation is recommended for any layout changes or optimizations done with respect to the SK layout.

## 11.5 Reference for Steps to be Followed for Running Simulation

To get an overview of the board extraction, simulation, and analysis methodologies for high-speed LPDDR4 memory interface, refer the *LPDDR4 Board Design Simulations* chapter of the *AM62Ax*, *AM62Px*, *AM62Dx LPDDR4 Board Design and Layout Guidelines*.

Refer below FAQs:

[FAQ] Using DDR IBIS Models for AM64x, AM62x, AM62Ax, AM62Px [FAQ] AM62A3-Q1: AM62A3-Q1 PDN Power SI SIMULATION Questions

The above FAQs are generic and can also be used for AM62D-Q1 family of processors.



# 12 Custom Board Assembly and Testing

The next phases of custom board design are board assembly, board bring-up, functional, and performance testing.

Before powering the custom board, verify that no components marked as DNP or DNI in the design are mounted.

Do not apply external input before the processor IO supplies ramps.

Validate that none of the processor IO pullups have the supply rail referenced to the power source that is available before the processor IO supplies ramp.

# 12.1 Guidelines and Board Bring-up Tips

Refer below FAQs during board bring-up:

[FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Commonly Observed Errors during Circuit Optimization of Custom board hardware design

[FAQ] Board bring up tips for Sitara devices (AM64x, AM243x, AM62x, AM62Ax, AM62Px)

[FAQ] AM625 / AM623 / AM62A Design Recommendations / Commonly Observed Errors during Custom board hardware design – SK Schematics Design Update Note

The above FAQs are generic and can also be used for AM62D-Q1 family of processors.

# 13 Device Handling and Assembly

Moisture Sensitivity Level (MSL) rating/Peak reflow rating depends on the package dimensions (thickness and volume).

Recommended reviewing the device thickness information, ball pitch, Lead finish/Ball material and the recommended MSL rating/Peak reflow to be followed.

For more information, see the links below:

AM62A7 Ordering & quality

AM62A7-Q1 Ordering & quality

AM62A3 Ordering & quality

AM62A3-Q1 Ordering & quality

AM62D-Q1 Ordering & quality

#### 13.1 Soldering Recommendations

Note the MSL rating/Peak reflow recommendation on TI.com for the selected processor.

#### 13.1.1 Additional References

For more information on Moisture sensitivity level, refer below:

MSL Ratings and Reflow Profiles

Moisture sensitivity level search.

## 14 References

#### 14.1 AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1

- Texas Instruments. AM62Ax Sitara Processors Data Sheet
- Texas Instruments, AM62Ax Sitara Processors Technical Reference Manual
- Texas Instruments, AM62Ax Silicon Errata
- Texas Instruments, Starter Kit SK-AM62A-LP
- Texas Instruments, AM62Ax Power Estimation Tool
- Texas Instruments, AM62Ax Maximum Current Ratings

References www.ti.com

- Texas Instruments, PMIC Solution for AM62Ax
- Texas Instruments, TPS65931211-Q1 PMIC User Guide for AM62A
- Texas Instruments, SK-AM62A-LP Design Package Folder and Files List

#### 14.2 AM62D-Q1

- Texas Instruments, AM62Dx Sitara™ Processors Data Sheet
- Texas Instruments, AM62Dx Sitara Processors Technical Reference Manual
- Texas Instruments, AM62Dx Silicon Errata
- Texas Instruments, AUDIO-AM62D-EVM

## 14.3 Common

- Texas Instruments, AM623, AM625, AM625SIP, AM620-Q1, AM625-Q1, AM62A3, AM62A7, AM62A7-Q1, AM62D-Q1, AM62P-Q1 Schematic Design Guidelines and Review Checklist
- Texas Instruments, AM62A3, AM62A7, AM62A3-Q1, AM62A7-Q1 and AM62D-Q1 Processor Families Schematic Design Guidelines and Schematics Review Checklist
- Texas Instruments, AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines
- Texas Instruments, AM62Ax/AM62Dx Escape Routing for PCB Design
- Texas Instruments, Thermal Design Guide for DSP and Arm Application Processors
- Texas Instruments, Sitara Processor Power Distribution Networks: Implementation and Analysis
- Texas Instruments, High-Speed Interface Layout Guidelines
- Texas Instruments, High-Speed Layout Guidelines
- Texas Instruments, Jacinto7 AM6x, TDA4x, and DRA8x High-Speed Interface Design Guidelines
- Texas Instruments, Emulation and Trace Headers Technical Reference Manual
- Texas Instruments, XDS Target Connection Guide
- Texas Instruments, General Hardware Design/BGA PCB Design/BGA Decoupling
- Texas Instruments, MSL Ratings and Reflow Profiles
- Texas Instruments, Moisture sensitivity level search
- Texas Instruments, TIDA-01413 ADAS 8-Channel Sensor Fusion Hub Reference Design
- Texas Instruments, Jacinto<sup>™</sup> 7 DDRSS Register Configuration Tool
- Texas Instruments, Hardware Design Guide for KeyStone II Devices
- Texas Instruments, Clocking Design Guide for KeyStone Devices
- Texas Instruments, Using IBIS Models for Timing Analysis
- Texas Instruments, Display Interfaces: A Comprehensive Guide to Sitara MPU Visualization Designs

# 15 Terminology

**BSDL** Boundary-Scan Description Language

**CAN** Controller Area Network

CAN-FD Controller Area Network Flexible Data-Rate
CPPI Communications Port Programming Interface
CPSW3G Common Platform Ethernet Switch 3-port Gigabit

CSIRX Camera Streaming Interface Receiver

**DPI** Display Parallel Interface

**DRD** Dual-Role Device

**DSI** Display Serial Interface

**DSITX** Display Serial Interface transmitter

ECC Engineer to Engineer
Enhanced Capture
ECC Error-Correcting Code

eMMC embedded Multi-Media Card

**EMU** Emulation Control

**EPWM** Enhanced Pulse-Width Modulator



www.ti.com Terminology

**EQEP** Enhanced Quadrature Encoder Pulse

**FAQ** Frequently Asked Question

**GEMAC** Gigabit Ethernet Media Access Controller

**GPIO** General Purpose Input/Output

**GPMC** General-Purpose Memory Controller **HS-RTDX** High-Speed Real Time Data eXchange

Inter-Integrated Circuit

IBIS Input/Output Buffer Information Specification

JTAG Joint Test Action Group

**LDO** Low-Dropout

**LVCMOS** Low Voltage Complementary Metal Oxide Semiconductor

**LVDS** Low Voltage Differential Signaling

MAC Media Access Controller

MCASP Multichannel Audio Serial Ports

MCSPI Multichannel Serial Peripheral Interfaces

MCU Micro Controller Unit
MMC Multi-Media Card

MSL Moisture Sensitivity Level
OPP Operating Performance Point
OSPI Octal Serial Peripheral Interface

OTP One-Time Programmable
PCB Printed Circuit Board

**PMIC** Power Management Integrated Circuit

POR Power-on Reset

QSPI Quad Serial Peripheral Interface

RGMII Reduced Gigabit Media Independent Interface

RMII Reduced Media Independent Interface

SD Secure Digital

SDIO Secure Digital Input Output
SDK Software Development Kit
SPI Serial Peripheral Interface

TCK Test Clock Input
TDI Test Data Input
TDO Test Data Output

TMS Test Mode Select Input

TRM Technical Reference Manual

TRSTn Test Reset

**UART** Universal Asynchronous Receiver/Transmitter

USB Universal Serial BusVCA Via Channel Array

VTM Voltage Thermal Management Module

WKUP Wakeup



Terminology www.ti.com



# **16 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision A (September 2024) to Revision B (December 2024)              | Page |
|---|------------------------------------------------------------------------------------|------|
| • | Included AM62D-Q1 processor family and related information throughout the document | 1    |
| • | Updated Section 1                                                                  |      |
| • | Updated Section 1.2                                                                |      |
| • | Updated Section 1.3                                                                |      |
| • | Updated Section 1.3.1                                                              |      |
| • | Added Section 1.3.1.1                                                              |      |
| • | Added Section 1.3.1.2                                                              |      |
| • | Updated Section 1.3.2                                                              |      |
| • | Updated Section 1.4                                                                |      |
| • | Updated Section 2.1                                                                |      |
| • | Updated Section 2.2                                                                |      |
| • | Updated Section 2.3                                                                |      |
| • | Updated Section 3.1.1                                                              |      |
| • | Updated Section 3.1.2                                                              |      |
| • | Updated Section 3.2                                                                |      |
| • | Updated Section 3.2.1                                                              |      |
| • | Updated Section 3.2.4                                                              |      |
| • | Updated Section 3.2.5                                                              |      |
| • | Updated Section 3.2.6                                                              |      |
| • | Updated Section 3.4                                                                |      |
| • | Updated Section 3.5                                                                |      |
| • | Updated Section 3.5.1  Updated Section 3.6                                         |      |
| • | Updated Section 3.7                                                                |      |
| • | Updated Section 3.8                                                                |      |
|   | Updated Section 4.1                                                                |      |
|   | Updated Section 4.1.3                                                              |      |
|   | Updated Section 4.2                                                                |      |
|   | Updated Section 5                                                                  |      |
|   | Updated Section 5.1.1                                                              |      |
|   | Added Section 5.1.1.1                                                              |      |
|   | Updated Section 6.3                                                                |      |
| • | Updated Section 7.2                                                                |      |
| • | Updated Section 7.2.1                                                              |      |
| • | Updated Section 7.3                                                                |      |
| • | Updated Section 7.4                                                                |      |
| • | Updated Section 7.6                                                                |      |
| • | Updated Section 7.7                                                                |      |
| • | Updated Section 7.8                                                                | 17   |
| • | Added Section 7.8.1                                                                | 17   |
| • | Added Section 7.8.2                                                                | 17   |
| • | Updated Section 7.9                                                                | 17   |
| • | Updated Section 7.10                                                               | 18   |
| • | Updated Section 7.10.1                                                             | 18   |
| • | Updated Section 7.10.2                                                             |      |
| • | Updated Section 8                                                                  |      |
| • | Added Section 8.1                                                                  |      |
| • | Added Section 8.2                                                                  |      |
| • | Updated Section 9.1                                                                |      |
| • | Updated Section 9.2                                                                | 19   |

| Revision History | www.t |
|------------------|-------|

| • | Updated Section 9.4   | 19               |
|---|-----------------------|------------------|
| • | Added Section 9.4.1   | 19               |
| • | Updated Section 9.4.2 | 20               |
| • | Updated Section 10    |                  |
| • | Updated Section 10.2  | 20               |
| • | Updated Section 10.3  | 20               |
| • | Updated Section 11.1  | <mark>2</mark> 1 |
| • | Updated Section 11.2  | <mark>2</mark> 1 |
| • | Updated Section 11.3  | <mark>2</mark> 1 |
| • | Updated Section 11.4  | 22               |
| • | Updated Section 11.5  | 22               |
| • | Updated Section 12.1  | 23               |
| • | Updated Section 13    | 23               |
| • | Updated Section 14.1  | 23               |
| • | Added Section 14.2    | <mark>2</mark> 4 |
| • | Updated Section 14.3  | 24               |
| • | Updated Section 15    | 24               |
|   |                       |                  |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated