

#### ABSTRACT

This document provides information on the configurations available for the LMK3H0102 device. For the default configuration of the LMK3H0102V18 and LMK3H0102V33 devices, refer to the LMK3H0102 data sheet.

## **Table of Contents**

| 1 Introduction                                                                                                                           |    |
|------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2 Critical Configuration Settings Overview                                                                                               |    |
| 2.1 LMK3H0102Axxx Critical Device Settings                                                                                               | 3  |
| 3 OTP Page Configuration Overview                                                                                                        |    |
| 3.1 LMK3H0102Axxx OTP Page Configurations                                                                                                |    |
| 4 LMK3H0102Axxx Configuration Registers                                                                                                  |    |
| 4.1 LMK3H0102A001 Registers                                                                                                              |    |
| 4.1.1 LMK3H0102A001 R0 Register (Address = 0x0) [reset = 0x0863]                                                                         |    |
| 4.1.2 LMK3H0102A001 R1 Register (Address = 0x1) [reset = 0x5599]                                                                         |    |
| 4.1.3 LMK3H0102A001 R2 Register (Address = 0x2) [reset = 0xC28F]                                                                         |    |
| 4.1.4 LMK3H1002A001 R3 Register (Address = 0x3) [reset = 0x1801]                                                                         |    |
| 4.1.5 LMK3H0102A001 R4 Register (Address = 0x4) [reset = 0x0000]                                                                         |    |
| 4.1.6 LMK3H0102A001 R5 Register (Address = 0x5) [reset = 0x0000]                                                                         |    |
| 4.1.7 LMK3H0102A001 R6 Register (Address = 0x6) [reset = 0x0AB8]                                                                         |    |
| 4.1.8 LMK3H0102A001 R7 Register (Address = 0x7) [reset = 0x2461]                                                                         |    |
| 4.1.9 LMK3H0102A001 R8 Register (Address = 0x8) [reset = 0xC28F]                                                                         |    |
| 4.1.10 LMK3H0102A001 R9 Register (Address = 0x9) [reset = 0x4036]                                                                        | 12 |
| 4.1.11 LMK3H0102A001 R10 Register (Address = 0xA) [reset = 0x0010]<br>4.1.12 LMK3H0102A001 R11 Register (Address = 0xB) [reset = 0x0000] | 14 |
| 4.1.12 LMK3H0102A001 R11 Register (Address = 0xB) [reset = 0x0000]<br>4.1.13 LMK3H0102A001 R12 Register (Address = 0xC) [reset = 0xE800] |    |
| 4.1.13 LMK3H0102A001 R12 Register (Address – 0xC) [reset – 0xE000]                                                                       |    |
| 4.2 LMK3H0102A006 R0 Register (Address = 0x0) [reset = 0x0489]                                                                           | 10 |
| 4.2.1 LMK3H0102A000 R0 Register (Address = 0x0) [reset = 0x0489]<br>4.2.2 LMK3H0102A006 R1 Register (Address = 0x1) [reset = 0x2199]     |    |
| 4.2.3 LMK3H0102A006 R2 Register (Address = 0x2) [reset = 0x2199]                                                                         |    |
| 4.2.4 LMK3H1002A006 R3 Register (Address = 0x2) [reset = 0x0710]                                                                         |    |
| 4.2.5 LMK3H0102A006 R4 Register (Address = 0x4) [reset = 0x0000]                                                                         |    |
| 4.2.6 LMK3H0102A014 R5 Register (Address = 0x5) [reset = 0x0000]                                                                         |    |
| 4.2.7 LMK3H0102A006 R6 Register (Address = 0x6) [reset = 0x8AA7]                                                                         |    |
| 4.2.8 LMK3H0102A006 R7 Register (Address = 0x7) [reset = 0x579F]                                                                         |    |
| 4.2.9 LMK3H0102A006 R8 Register (Address = 0x8) [reset = 0xC28F]                                                                         |    |
| 4.2.10 LMK3H0102A006 R9 Register (Address = 0x9) [reset = 0xD066]                                                                        |    |
| 4.2.11 LMK3H0102A006 R10 Register (Address = 0xA) [reset = 0x0010]                                                                       |    |
| 4.2.12 LMK3H0102A006 R11 Register (Address = 0xB) [reset = 0x0000]                                                                       | 22 |
| 4.2.13 LMK3H0102A006 R12 Register (Address = 0xC) [reset = 0xE800]                                                                       | 22 |
| 4.3 LMK3H0102A014 Registers                                                                                                              | 23 |
| 4.3.1 LMK3H0102A014 R0 Register (Address = 0x0) [reset = 0x0861]                                                                         | 23 |
| 4.3.2 LMK3H0102A014 R1 Register (Address = 0x1) [reset = 0x5599]                                                                         | 23 |
| 4.3.3 LMK3H0102A014 R2 Register (Address = 0x2) [reset = 0xC28F]                                                                         |    |
| 4.3.4 LMK3H1002A014 R3 Register (Address = 0x3) [reset = 0x1801]                                                                         |    |
| 4.3.5 LMK3H0102A014 R4 Register (Address = 0x4) [reset = 0x0001]                                                                         |    |
| 4.3.6 LMK3H0102A014 R5 Register (Address = 0x5) [reset = 0x0000]                                                                         |    |
| 4.3.7 LMK3H0102A014 R6 Register (Address = 0x6) [reset = 0x0AA0]                                                                         |    |
| 4.3.8 LMK3H0102A014 R7 Register (Address = 0x7) [reset = 0x6403]                                                                         |    |
| 4.3.9 LMK3H0102A014 R8 Register (Address = 0x8) [reset = 0xC28F]                                                                         |    |
| 4.3.10 LMK3H0102A014 R9 Register (Address = 0x9) [reset = 0x4866]                                                                        | 26 |

1



| 4.3.11 LMK3H0102A014 R10 Register (Address = 0xA) [reset = 0x0010] | 28              |
|--------------------------------------------------------------------|-----------------|
| 4.3.12 LMK3H0102A014 R11 Register (Address = 0xB) [reset = 0x0000] |                 |
| 4.3.13 LMK3H0102A014 R12 Register (Address = 0xC) [reset = 0xE800] |                 |
| 4.4 LMK3H0102A015 Registers                                        |                 |
| 4.4.1 LMK3H0102A015 R0 Register (Address = 0x0) [reset = 0x0861]   |                 |
| 4.4.2 LMK3H0102A015 R1 Register (Address = 0x1) [reset = 0x5599]   |                 |
| 4.4.3 LMK3H0102A015 R2 Register (Address = 0x2) [reset = 0xC28F]   |                 |
| 4.4.4 LMK3H1002A015 R3 Register (Address = 0x3) [reset = 0x1801]   |                 |
| 4.4.5 LMK3H0102A015 R4 Register (Address = 0x4) [reset = 0x0000]   |                 |
| 4.4.6 LMK3H0102A015 R5 Register (Address = 0x5) [reset = 0x0000]   |                 |
| 4.4.7 LMK3H0102A015 R6 Register (Address = 0x6) [reset = 0x0AA1]   |                 |
| 4.4.8 LMK3H0102A015 R7 Register (Address = 0x7) [reset = 0x1507]   | 32              |
| 4.4.9 LMK3H0102A015 R8 Register (Address = 0x8) [reset = 0xC28F]   |                 |
| 4.4.10 LMK3H0102A015 R9 Register (Address = 0x9) [reset = 0x5066]  | 33              |
| 4.4.11 LMK3H0102A015 R10 Register (Address = 0xA) [reset = 0x0010] |                 |
| 4.4.12 LMK3H0102A015 R11 Register (Address = 0xB) [reset = 0x0000] |                 |
| 4.4.13 LMK3H0102A015 R12 Register (Address = 0xC) [reset = 0xE800] | <mark>36</mark> |
| 4.5 LMK3H0102A016 Registers                                        |                 |
| 4.5.1 LMK3H0102A016 R0 Register (Address = 0x0) [reset = 0x00C1]   |                 |
| 4.5.2 LMK3H0102A016 R1 Register (Address = 0x1) [reset = 0xAB99]   |                 |
| 4.5.3 LMK3H0102A016 R2 Register (Address = 0x2) [reset = 0x84EA]   |                 |
| 4.5.4 LMK3H1002A016 R3 Register (Address = 0x3) [reset = 0x3001]   |                 |
| 4.5.5 LMK3H0102A016 R4 Register (Address = 0x4) [reset = 0x0000]   |                 |
| 4.5.6 LMK3H0102A016 R5 Register (Address = 0x5) [reset = 0x0000]   |                 |
| 4.5.7 LMK3H0102A016 R6 Register (Address = 0x6) [reset = 0x1566]   |                 |
| 4.5.8 LMK3H0102A016 R7 Register (Address = 0x7) [reset = 0x241D]   |                 |
| 4.5.9 LMK3H0102A016 R8 Register (Address = 0x8) [reset = 0x84EA]   |                 |
| 4.5.10 LMK3H0102A016 R9 Register (Address = 0x9) [reset = 0x6066]  |                 |
| 4.5.11 LMK3H0102A016 R10 Register (Address = 0xA) [reset = 0x0810] |                 |
| 4.5.12 LMK3H0102A016 R11 Register (Address = 0xB) [reset = 0x0000] |                 |
| 4.5.13 LMK3H0102A016 R12 Register (Address = 0xC) [reset = 0xE800] | 43              |

## Trademarks

All trademarks are the property of their respective owners.



# 1 Introduction

This programming guide helps designers understand the differences between each configuration offered for the LMK3H0102 devices. Each LMK3H0102Axxx part number is a different configuration, with potentially different frequencies and output formats. Use this guide to determine if one of the released configurations meets application requirements. Critical Configuration Settings Overview details the high level settings for each configuration. OTP Page Configuration Overview describes each key configuration parameter that can change between configurations, and details the settings for each OTP Page. LMK3H0102Axxx Configuration Registers provides each register setting for each of the configurations that are available.

## **2 Critical Configuration Settings Overview**

This section provides an overview of the critical device settings of the LMK3H0102Axxx configurations.

## 2.1 LMK3H0102Axxx Critical Device Settings

LMK3H0102Axxx Critical Device Settings displays the critical device settings upon startup in I<sup>2</sup>C Mode. Some configurations appear the same in this table, but have differences in the full configuration table. For full device settings for each part number, refer to OTP Page Configuration Overview. LMK3H0102 Configuration Orderable Part Numbers lists the orderable part numbers for the different configurations.

| Part Number   | OUT0 Frequency<br>(MHz) | OUT0 Format   | OUT1 Frequency<br>(MHz) | OUT1 Format   | REFCLK<br>Configuration |  |  |  |
|---------------|-------------------------|---------------|-------------------------|---------------|-------------------------|--|--|--|
| LMK3H0102A001 | 100                     | 100Ω LP-HCSL  | 100                     | 100Ω LP-HCSL  | High-Z                  |  |  |  |
| LMK3H0102A006 | 24                      | CMOS In-Phase | 25                      | CMOS In-Phase | 50MHz                   |  |  |  |
| LMK3H0102A014 | 100                     | 100Ω LP-HCSL  | 100                     | 100Ω LP-HCSL  | CLK_READY               |  |  |  |
| LMK3H0102A015 | 100                     | 85Ω LP-HCSL   | 100                     | 85Ω LP-HCSL   | 50MHz                   |  |  |  |
| LMK3H0102A016 | 50                      | CMOS In-Phase | 50                      | CMOS In-Phase | High-Z                  |  |  |  |

#### Table 2-1. LMK3H0102Axxx Critical Device Settings

#### Table 2-2. LMK3H0102 Configuration Orderable Part Numbers

| Orderable Part Numbers | Package Type      |
|------------------------|-------------------|
| LMK3H0102A001RERR      | Large Tape & Reel |
| LMK3H0102A001RERT      | Small Tape & Reel |
| LMK3H0102A006RERR      | Large Tape & Reel |
| LMK3H0102A006RERT      | Small Tape & Reel |
| LMK3H0102A014RERR      | Large Tape & Reel |
| LMK3H0102A014RERT      | Small Tape & Reel |
| LMK3H0102A015RERR      | Large Tape & Reel |
| LMK3H0102A015RERT      | Small Tape & Reel |
| LMK3H0102A016RERR      | Large Tape & Reel |
| LMK3H0102A016RERT      | Small Tape & Reel |



## **3 OTP Page Configuration Overview**

This section provides an overview of all selectable device settings of the LMK3H0102Axx configurations for each OTP page. Use the following tables to determine if the settings for a configuration match the application requirements. If there is not a configuration that matches the application requirements, contact TI to request creation of a new configuration.

## 3.1 LMK3H0102Axxx OTP Page Configurations

Any table entries below that are merged between OTP Pages are not able to be changed between OTP Pages.

| Table 3-1. LMK3H0102A001 OTP Configuration |                    |                                    |                                    |                      |  |  |
|--------------------------------------------|--------------------|------------------------------------|------------------------------------|----------------------|--|--|
| Parameter                                  | OTP Page 0         | OTP Page 1                         | OTP Page 2                         | OTP Page 3           |  |  |
| VDD Voltage                                |                    | 1.4                                | 8V                                 | 1                    |  |  |
| OUT0 FOD Source                            | FOD0               |                                    |                                    |                      |  |  |
| OUT0 Frequency                             |                    | 100                                | MHz                                |                      |  |  |
| OUT0 Output Format                         | 100Ω LP-HCSL       | LVCMOS, Differential               | LVCMOS, Differential               | LVCMOS, Differential |  |  |
| OUT0 Enable                                | Disabled           | Enabled                            | Enabled                            | Enabled              |  |  |
| OUT0 Differential Slew<br>Rate             |                    | 1.4V/ns t                          | o 2.7V/ns                          |                      |  |  |
| OUT0 LP-HCSL Amplitude                     |                    | 755                                | ōmV                                |                      |  |  |
| OUT0 Disable Behavior                      |                    | Gl                                 | ND                                 |                      |  |  |
| OUT1 FOD Source                            |                    | FO                                 | DD0                                |                      |  |  |
| OUT1 Frequency                             | 100MHz             |                                    |                                    |                      |  |  |
| OUT1 Output Format                         | 100Ω LP-HCSL       | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       | 100Ω LP-HCSL         |  |  |
| OUT1 Enable                                | Disabled           | Enabled                            | Enabled                            | Enabled              |  |  |
| OUT1 Differential Slew<br>Rate             | 1.4V/ns to 2.7V/ns |                                    |                                    |                      |  |  |
| OUT1 LP-HCSL Amplitude                     |                    | 690                                | )mV                                |                      |  |  |
| OUT1 Disable Behavior                      |                    | GI                                 | ND                                 |                      |  |  |
| REF_CTRL Frequency                         |                    | Ν                                  | /A                                 |                      |  |  |
| REF_CTRL Behavior                          |                    | Hig                                | h-Z                                |                      |  |  |
| FOD0 Frequency                             |                    | 200                                | MHz                                |                      |  |  |
| FOD1 Frequency                             |                    | 200                                | MHz                                |                      |  |  |
| SSC Enable                                 | Disabled           | Enabled                            | Enabled                            | Disabled             |  |  |
| SSC Modulation Type                        | No SSC             | Preconfigured -0.5%<br>Down-spread | Preconfigured -0.3%<br>Down-spread | No SSC               |  |  |
| Pin 2 Function                             |                    | I <sup>2</sup> C Address I         | _SB Selection                      |                      |  |  |

#### Table 3-1. LMK3H0102A001 OTP Configuration



| Table 3-2. LMK3H0102A006 OTP Configuration |                    |                            |                  |                  |  |  |  |  |
|--------------------------------------------|--------------------|----------------------------|------------------|------------------|--|--|--|--|
| Parameter                                  | OTP Page 0         | OTP Page 3                 |                  |                  |  |  |  |  |
| VDD Voltage                                | 3.3V               |                            |                  |                  |  |  |  |  |
| OUT0 FOD Source                            |                    | FC                         | DD0              |                  |  |  |  |  |
| OUT0 Frequency                             |                    | 241                        | ИНz              |                  |  |  |  |  |
| OUT0 Output Format                         | LVCMOS, In-Phase   | LVCMOS, In-Phase           | LVCMOS, In-Phase | LVCMOS, In-Phase |  |  |  |  |
| OUT0 Enable                                | Enabled            | Enabled                    | Enabled          | Enabled          |  |  |  |  |
| OUT0 Differential Slew<br>Rate             |                    | 2.3V/ns t                  | o 3.5V/ns        |                  |  |  |  |  |
| OUT0 LP-HCSL Amplitude                     |                    | 755                        | ōmV              |                  |  |  |  |  |
| OUT0 Disable Behavior                      |                    | GND                        |                  |                  |  |  |  |  |
| OUT1 FOD Source                            | FOD1               |                            |                  |                  |  |  |  |  |
| OUT1 Frequency                             | 25MHz              |                            |                  |                  |  |  |  |  |
| OUT1 Output Format                         | LVCMOS, In-Phase   | LVCMOS, In-Phase           | LVCMOS, In-Phase | LVCMOS, In-Phase |  |  |  |  |
| OUT1 Enable                                | Enabled            | Enabled                    | Enabled          | Enabled          |  |  |  |  |
| OUT1 Differential Slew<br>Rate             | 2.3V/ns to 3.5V/ns |                            |                  |                  |  |  |  |  |
| OUT1 LP-HCSL Amplitude                     |                    | 755mV                      |                  |                  |  |  |  |  |
| OUT1 Disable Behavior                      |                    | GI                         | ND               |                  |  |  |  |  |
| REF_CTRL Frequency                         |                    | 50N                        | ИНz              |                  |  |  |  |  |
| REF_CTRL Behavior                          |                    | REF                        | _CLK             |                  |  |  |  |  |
| FOD0 Frequency                             | 144MHz             |                            |                  |                  |  |  |  |  |
| FOD1 Frequency                             | 200MHz             |                            |                  |                  |  |  |  |  |
| SSC Enable                                 | Disabled           | Disabled                   | Disabled         | Disabled         |  |  |  |  |
| SSC Modulation Type                        | No SSC             | No SSC                     | No SSC           | No SSC           |  |  |  |  |
| Pin 2 Function                             |                    | I <sup>2</sup> C Address I | LSB Selection    |                  |  |  |  |  |

5



|                                | Table 3-3. LM                      | 1K3H0102A014 OTP C                 | Configuration                      |                                    |  |  |  |  |
|--------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|--|--|--|--|
| Parameter                      | OTP Page 0                         | OTP Page 2                         | OTP Page 3                         |                                    |  |  |  |  |
| VDD Voltage                    | 3.3V                               |                                    |                                    |                                    |  |  |  |  |
| OUT0 FOD Source                |                                    | FO                                 | D0                                 |                                    |  |  |  |  |
| OUT0 Frequency                 |                                    | 100                                | MHz                                |                                    |  |  |  |  |
| OUT0 Output Format             | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       |  |  |  |  |
| OUT0 Enable                    | Enabled                            | Disabled                           | Enabled                            | Enabled                            |  |  |  |  |
| OUT0 Differential Slew<br>Rate |                                    | 2.3V/ns t                          | o 3.5V/ns                          |                                    |  |  |  |  |
| OUT0 LP-HCSL Amplitude         |                                    | 755                                | mV                                 |                                    |  |  |  |  |
| OUT0 Disable Behavior          |                                    | GI                                 | ND                                 |                                    |  |  |  |  |
| OUT1 FOD Source                |                                    | FO                                 | D0                                 |                                    |  |  |  |  |
| OUT1 Frequency                 | 100MHz                             |                                    |                                    |                                    |  |  |  |  |
| OUT1 Output Format             | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       | 100Ω LP-HCSL                       |  |  |  |  |
| OUT1 Enable                    | Disabled                           | Enabled                            | Enabled                            | Enabled                            |  |  |  |  |
| OUT1 Differential Slew<br>Rate | 2.3V/ns to 3.5V/ns                 |                                    |                                    |                                    |  |  |  |  |
| OUT1 LP-HCSL Amplitude         | 755mV                              |                                    |                                    |                                    |  |  |  |  |
| OUT1 Disable Behavior          |                                    | G                                  | ND                                 |                                    |  |  |  |  |
| REF_CTRL Frequency             |                                    | N                                  | /Α                                 |                                    |  |  |  |  |
| REF_CTRL Behavior              |                                    | CLK_F                              | READY                              |                                    |  |  |  |  |
| FOD0 Frequency                 |                                    | 2001                               | MHz                                |                                    |  |  |  |  |
| FOD1 Frequency                 | 200MHz                             |                                    |                                    |                                    |  |  |  |  |
| SSC Enable                     | Enabled                            | Enabled                            | Disabled                           | Enabled                            |  |  |  |  |
| SSC Modulation Type            | Preconfigured -0.5%<br>Down-spread | Preconfigured -0.5%<br>Down-spread | Preconfigured -0.5%<br>Down-spread | Preconfigured -0.5%<br>Down-spread |  |  |  |  |
| Pin 2 Function                 |                                    | I <sup>2</sup> C Address I         | SB Selection                       |                                    |  |  |  |  |



|                                | Table 3-4. LM      | //K3H0102A015 OTP C                | Configuration                      |                                    |  |  |  |  |
|--------------------------------|--------------------|------------------------------------|------------------------------------|------------------------------------|--|--|--|--|
| Parameter                      | OTP Page 0         | OTP Page 1                         | OTP Page 2                         | OTP Page 3                         |  |  |  |  |
| VDD Voltage                    | 3.3V               |                                    |                                    |                                    |  |  |  |  |
| OUT0 FOD Source                |                    | FC                                 | DD0                                |                                    |  |  |  |  |
| OUT0 Frequency                 |                    | 100                                | MHz                                |                                    |  |  |  |  |
| OUT0 Output Format             | 85Ω LP-HCSL        | 85Ω LP-HCSL                        | 85Ω LP-HCSL                        | 85Ω LP-HCSL                        |  |  |  |  |
| OUT0 Enable                    | Enabled            | Enabled                            | Enabled                            | Enabled                            |  |  |  |  |
| OUT0 Differential Slew<br>Rate |                    | 2.3V/ns t                          | o 3.5V/ns                          | 1                                  |  |  |  |  |
| OUT0 LP-HCSL Amplitude         |                    | 755                                | ōmV                                |                                    |  |  |  |  |
| OUT0 Disable Behavior          |                    | GI                                 | ND                                 |                                    |  |  |  |  |
| OUT1 FOD Source                |                    | FOD0                               |                                    |                                    |  |  |  |  |
| OUT1 Frequency                 |                    | 100                                | MHz                                |                                    |  |  |  |  |
| OUT1 Output Format             | 85Ω LP-HCSL        | 85Ω LP-HCSL                        | 85Ω LP-HCSL                        | 85Ω LP-HCSL                        |  |  |  |  |
| OUT1 Enable                    | Enabled            | Enabled                            | Enabled                            | Enabled                            |  |  |  |  |
| OUT1 Differential Slew<br>Rate | 2.3V/ns to 3.5V/ns |                                    |                                    |                                    |  |  |  |  |
| OUT1 LP-HCSL Amplitude         |                    | 755mV                              |                                    |                                    |  |  |  |  |
| OUT1 Disable Behavior          |                    | GI                                 | ND                                 |                                    |  |  |  |  |
| REF_CTRL Frequency             |                    | 50N                                | ИНz                                |                                    |  |  |  |  |
| REF_CTRL Behavior              |                    | GI                                 | ND                                 |                                    |  |  |  |  |
| FOD0 Frequency                 |                    | 200                                | MHz                                |                                    |  |  |  |  |
| FOD1 Frequency                 | 200MHz             |                                    |                                    |                                    |  |  |  |  |
| SSC Enable                     | Disabled           | Enabled                            | Enabled                            | Enabled                            |  |  |  |  |
| SSC Modulation Type            | No SSC             | Preconfigured -0.1%<br>Down-spread | Preconfigured -0.3%<br>Down-spread | Preconfigured -0.5%<br>Down-spread |  |  |  |  |
| Pin 2 Function                 |                    | I <sup>2</sup> C Address I         | _SB Selection                      |                                    |  |  |  |  |
| , I                            |                    |                                    |                                    |                                    |  |  |  |  |

7



| Table 3-5. LMK3H0102A016 OTP Configuration |                    |                            |                |                  |  |  |  |  |
|--------------------------------------------|--------------------|----------------------------|----------------|------------------|--|--|--|--|
| Parameter                                  | OTP Page 0         | OTP Page 2                 | OTP Page 3     |                  |  |  |  |  |
| VDD Voltage                                | 3.3V               |                            |                |                  |  |  |  |  |
| OUT0 FOD Source                            |                    | FO                         | D0             |                  |  |  |  |  |
| OUT0 Frequency                             |                    | 50N                        | /Hz            |                  |  |  |  |  |
| OUT0 Output Format                         | LVCMOS, In-Phase   | LVCMOS, P Only             | LVCMOS, P Only | LVCMOS, P Only   |  |  |  |  |
| OUT0 Enable                                | Disabled           | Enabled                    | Enabled        | Enabled          |  |  |  |  |
| OUT0 Differential Slew<br>Rate             |                    | 2.3V/ns to                 | o 3.5V/ns      |                  |  |  |  |  |
| OUT0 LP-HCSL Amplitude                     |                    | 755                        | imV            |                  |  |  |  |  |
| OUT0 Disable Behavior                      |                    | GN                         | ND             |                  |  |  |  |  |
| OUT1 FOD Source                            |                    | FOD0                       |                |                  |  |  |  |  |
| OUT1 Frequency                             |                    | 50MHz                      |                |                  |  |  |  |  |
| OUT1 Output Format                         | LVCMOS, In-Phase   | LVCMOS, P Only             | LVCMOS, N Only | LVCMOS, In-Phase |  |  |  |  |
| OUT1 Enable                                | Disabled           | Enabled                    | Enabled        | Enabled          |  |  |  |  |
| OUT1 Differential Slew<br>Rate             | 2.3V/ns to 3.5V/ns |                            |                |                  |  |  |  |  |
| OUT1 LP-HCSL Amplitude                     | 755mV              |                            |                |                  |  |  |  |  |
| OUT1 Disable Behavior                      |                    | GN                         | ND             |                  |  |  |  |  |
| REF_CTRL Frequency                         |                    | N                          | /A             |                  |  |  |  |  |
| REF_CTRL Behavior                          |                    | Hig                        | h-Z            |                  |  |  |  |  |
| FOD0 Frequency                             |                    | 100MHz                     |                |                  |  |  |  |  |
| FOD1 Frequency                             |                    | 1001                       | MHz            |                  |  |  |  |  |
| SSC Enable                                 | Disabled           | Disabled                   | Disabled       | Disabled         |  |  |  |  |
| SSC Modulation Type                        | No SSC             | No SSC                     | No SSC         | No SSC           |  |  |  |  |
| Pin 2 Function                             |                    | I <sup>2</sup> C Address L | SB Selection   |                  |  |  |  |  |

## 4 LMK3H0102Axxx Configuration Registers

This section provides an overview of the register settings of the LMK3H0102Axx configurations. These register settings reflect the settings on OTP Page 0 only. Registers R146, R17, and R148 are for FOD calibration, and are described in the LMK3H0102 data sheet. Register R238 is for the offset code for the BAW frequency, and is described in the LMK3H0102 data sheet. FOD divider values assume that R238 is 0x0000. Any other registers in the data sheet not referred to in this document do not impact core configuration, and can be neglected.

## 4.1 LMK3H0102A001 Registers

#### 4.1.1 LMK3H0102A001 R0 Register (Address = 0x0) [reset = 0x0863]

| Bit   | Field         | Туре | Reset | Description                                                                                                                                                                                                                                           |
|-------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10 | DIG_CLK_N_DIV | R/W  | 0x02  | Digital State Machine clock rate. Derived from the FOD frequency sourced by the CH0_FOD_SEL multiplexer. The target for the frequency is 50MHz maximum. The actual divide value is the DIG_CLK_N_DIV value plus 2. This field is stored in the EFUSE. |
| 9:3   | FOD0_N_DIV    | R/W  | 0x0C  | Integer Ratio of BAW frequency to FOD0 frequency. This field is stored in the EFUSE.                                                                                                                                                                  |
| 2:1   | Reserved      | R    | N/A   | Reserved, do not write to this field.                                                                                                                                                                                                                 |
| 0     | OTP_BURNT     | R/WL | 0x1   | Indicates if the EFUSE has been programmed. If this field is '1', the EFUSE is programmed.                                                                                                                                                            |

#### Table 4-1. R0 Register Field Descriptions

#### 4.1.2 LMK3H0102A001 R1 Register (Address = 0x1) [reset = 0x5599]

#### Table 4-2. R1 Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                        |
|------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | FOD0_NUM[23:16] | R/W  | 0x55  | High byte of the FOD0 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                           |
| 7:0  | ADC_CLK_N_DIV   | R/W  | 0x99  | ADC clock frequency in MHz, derived directly from BAW. Default is ceil(2467 / 16) - 2<br>= 0x99.<br>TI does not recommend modifying the value of this field. This field is stored in the<br>EFUSE. |

#### 4.1.3 LMK3H0102A001 R2 Register (Address = 0x2) [reset = 0xC28F]

#### Table 4-3. R2 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD0_NUM[15:0] | R/W  | 0xC28F | Lower two bytes of the FOD0 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.1.4 LMK3H1002A001 R3 Register (Address = 0x3) [reset = 0x1801]

#### Table 4-4. R3 Register Field Descriptions

| Bit  | Firld       | Туре | Reset | Description                                                                                                                       |  |  |  |  |  |
|------|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 15:9 | FOD1_N_DIV  | R/W  | 0x0C  | Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE.                                              |  |  |  |  |  |
| 8    | CH1_FOD_SEL | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 1. This field is<br>stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1. |  |  |  |  |  |



| Bit | Firld              | Туре | Reset | Description                                                                                                                                                                                                          |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CH1_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 1 or using the Edge Combiner as the input source for Output Driver 1. This field is stored in the EFUSE.<br>Oh: Channel Divider 1 input<br>1h: Edge Combiner input             |
| 6   | OUT1_DISABLE_STATE | R/W  | 0x0   | When OUT1 is disabled, this bit selects whether the OUT1_P and OUT1_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable.          |
| 5   | OUT0_DISABLE_STATE | R/W  | 0x0   | When OUT0 is disabled, this bit selects whether the OUT0_P and OUT0_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable.          |
| 4   | CH0_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 0. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                       |
| 3   | CH0_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 0 or using the Edge Combiner as the input source for Output Driver 0. This field is stored in the EFUSE.<br>0h: Channel Divider 0 input<br>1h: Edge Combiner input             |
| 2:0 | CH0_DIV            | R/W  | 0x1   | Divider value for Channel Divider 0. This field is stored in the EFUSE.<br>0h: Channel Divider disabled.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40 |

#### 4.1.5 LMK3H0102A001 R4 Register (Address = 0x4) [reset = 0x0000]

#### Table 4-5. R4 Register Field Descriptions

| Bit  | Field        | Туре | Reset  | Description                                                                                                                                                                               |
|------|--------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved     | R    | 0x0    | Reserved                                                                                                                                                                                  |
| 14:2 | SSC_STEPS    | R/W  | 0x0000 | Number of steps in each segment of the triangular profile for SSC. See the data sheet for instructions on how to calculate this value. This field is stored in the EFUSE.                 |
| 1    | SSC_MOD_TYPE | R/W  | 0x0    | Selects between down-spread or center-spread modulation for custom SSC configurations. This field is stored in the EFUSE.<br>0h: Down-spread modulation.<br>1h: Center-spread modulation. |
| 0    | SSC_EN       | R/W  | 0x0    | Enable SSC. This field is stored in the EFUSE.<br>0h: SSC Disabled.<br>1h: SSC Enabled.                                                                                                   |

#### 4.1.6 LMK3H0102A001 R5 Register (Address = 0x5) [reset = 0x0000]

#### Table 4-6. R5 Register Field Descriptions

| Bit  | Field         | Туре | Reset  | Description                                                                    |
|------|---------------|------|--------|--------------------------------------------------------------------------------|
| 15:0 | SSC_STEP_SIZE | R/W  | 0x0000 | Numerator increment value per step for SSC. This field is stored in the EFUSE. |

#### 4.1.7 LMK3H0102A001 R6 Register (Address = 0x6) [reset = 0x0AB8]

| Bit   | Field              | Туре | Reset | -7. R6 Register Field Descriptions Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13 | CH1_DIV            | R/W  | 0x0   | Divider value for Channel Divider 1. This field is stored in the EFUSE.<br>Oh: Channel Divider disabled. Set CH1_DIV to '0' when using the edge combiner for<br>OUT1.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40                                                                                                                                                                                                   |
| 12:5  | FOD1_NUM[23:16]    | R/W  | 0x55  | High byte of the FOD1 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                                                                                                                                                                                                                                                                                                            |
| 4:3   | OUT0_SLEW_RAT<br>E | R/W  | 0x3   | Slew rate control for OUT0. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                      |
| 2:0   | OUT0_FMT           | R/W  | 0x0   | Selects the output format for OUT0. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled, 180 degrees out of phase.         7h: LVCMOS, OUTx P enabled, OUTx N enabled, OUTx P and OUTx N in phase. |

#### 4.1.8 LMK3H0102A001 R7 Register (Address = 0x7) [reset = 0x2461]

| Bit   | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |
|-------|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved              | R    | 0x0   | Reserved                                                                                                                                                                                                                                                                                     |
| 14:13 | REF_CTRL_PIN_F<br>UNC | R/W  | 0x1   | Sets the function of the REF_CTRL pin. This field is stored in the EFUSE.<br>0h: REF_CTRL pin disabled, pulled to GND.<br>1h: REF_CTRL pin disabled, tri-state.<br>2h: REF_CTRL pin functions as an additional LVCMOS REF_CLK output.<br>3h: REF_CTRL pin functions as "clock ready" signal. |
| 12:11 | REF_CLK_DIV           | R/W  | 0x0   | REF_CLK output divisor value when REF_CTRL is used as REF_CLK. This field is<br>stored in the EFUSE.<br>0h: REF_CLK disabled.<br>1h: FOD / 2.<br>2h: FOD / 4.<br>3h: FOD / 8.                                                                                                                |
| 10    | Reserved              | R/W  | 0x1   | Reserved. Do not write any value other than '1' to this field.                                                                                                                                                                                                                               |
| 9     | REF_CLK_FOD_S<br>EL   | R/W  | 0x0   | Select the FOD used to generate the REF_CLK output. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                                                                                                             |



| Bit | Field               | Туре | Reset | Register Field Descriptions (continued) Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | OUT1_EN             | R/W  | 0x0   | Output Enable bit for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is disabled.<br>1h: OUT1 is enabled.                                                                                                                                                                                                                                                                                                                                           |
| 7   | OUT1_CH_SEL         | R/W  | 0x0   | Selects the source for OUT1. This field is stored in the EFUSE.<br>Oh: OUT1 is sourced from Channel Divider 0 if CH0_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH0_EDGE_COMB_EN is a '1'.<br>1h: OUT1 is sourced from Channel Divider 1 if CH1_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH1_EDGE_COMB_EN is a '1'.                                                                                                                       |
| 6:5 | OUT1_SLEW_RAT<br>E  | R/W  | 0x3   | Slew rate control for OUT1. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                            |
| 4:2 | OUT1_FMT            | R/W  | 0x0   | Selects the output format for OUT1. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |
| 1   | OUT0_EN             | R/W  | 0x0   | Output Enable bit for OUT0. This field is stored in the EFUSE.<br>0h: OUT0 is disabled.<br>1h: OUT0 is enabled.                                                                                                                                                                                                                                                                                                                                           |
| 0   | OE_PIN_POLARIT<br>Y | R/W  | 0x1   | OE pin polarity selection. This bit does not affect the polarity of the OUTx_EN bits,<br>only the OE pin. This field is stored in the EFUSE.<br>0h: OE is active high (OE tied to VDD enables outputs).<br>1h: OE is active low (OE tied to GND enables outputs).                                                                                                                                                                                         |

# Table 4-8 R7 Register Field Descriptions (continued)

## 4.1.9 LMK3H0102A001 R8 Register (Address = 0x8) [reset = 0xC28F]

#### Table 4-9. R8 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD1_NUM[15:0] | R/W  | 0xC28F | Lower two bytes of the FOD1 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.1.10 LMK3H0102A001 R9 Register (Address = 0x9) [reset = 0x4036]

#### Table 4-10. R9 Register Field Descriptions

| Bit F   | Field  | Туре | Reset | Description                                                                                                                                 |
|---------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 C | DTP_ID | R/W  |       | Configurable field for identifying the OTP configuration. Can be used in I2C mode as a 4-bit spare field. This field is stored in the FFUSE |
| 15:12 C | DTP_ID | R/W  | -     | Configurable field for identifying the OTP configuration. Can b<br>a 4-bit spare field. This field is stored in the EFUSE.                  |

| Bit  | Field                   | Туре | Reset | Register Field Descriptions (continued)     Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:9 | SSC_CONFIG_SEL          |      | 0x0   | SSC modulation configuration. If center-spread modulation is desired, then custom<br>SSC configuration is required. Four preconfigured down-spread modulation depths<br>are also available. Any other modulation depths require custom SSC configuration.<br>This field is stored in the EFUSE.<br>0h: Custom SSC Configuration<br>1h: -0.10% preconfigured down-spread.<br>2h: -0.25% preconfigured down-spread.<br>3h: -0.30% preconfigured down-spread.<br>4h: -0.50% preconfigured down-spread.<br>All other values: Reserved |
| 8    | OUT_FMT_SRC_S<br>EL     | R/W  | 0x0   | Forces the FMT_ADDR pin to override the output format register settings in OTP<br>Mode. When in I2C mode, the FMT_ADDR pin is never used for this purpose. This<br>field is stored in the EFUSE.<br>Oh: FMT_ADDR pin is ignored in OTP mode for output format selection.<br>1h: FMT_ADDR pin overrides the register settings. The output format is LP-HCSL,<br>and the termination resistor values are based on the FMT_ADDR pin state on start-<br>up.                                                                           |
| 7:4  | OUT1_LPHSCL_A<br>MP_SEL | R/W  | 0x3   | OUT1 output swing level when using LP-HCSL output format. This field is stored in<br>the EFUSE.           0h: 625mV.           1h: 647mV.           2h: 668mV.           3h: 690mV.           4h: 712mV.           5h: 733mV.           6h: 755mV.           7h: 777mV.           8h: 798mV.           9h: 820mV.           Ah: 842mV.           Bh: 863mV.           Ch: 885mV.           Dh: 907mV.           Eh: 928mV.           Fh: 950mV.                                                                                   |

SNAU290 – NOVEMBER 2024 Submit Document Feedback

| Bit | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0 | OUTO_LPHSCL_A<br>MP_SEL | R/W  | 0x6   | OUT0 output swing level when using LP-HCSL output format. This field is stored in         the EFUSE.         0h: 625mV.         1h: 647mV.         2h: 668mV.         3h: 690mV.         4h: 712mV.         5h: 733mV.         6h: 755mV.         7h: 777mV.         8h: 798mV.         9h: 820mV.         Ah: 842mV.         Bh: 863mV.         Ch: 885mV.         Dh: 907mV.         Eh: 928mV.         Fh: 950mV. |

## Table 4-10. R9 Register Field Descriptions (continued)

#### 4.1.11 LMK3H0102A001 R10 Register (Address = 0xA) [reset = 0x0010]

#### Table 4-11. R10 Register Field Descriptions

| Bit   | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved               | R/W  | 0x0   | Reserved. Only write '0' to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14:11 | PROD_REVID             | R    | 0x0   | Product revision identifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10    | CLK_READY              | R    | 0x0   | CLK_READY status. The REF_CTRL pin mirrors this status signal when the pin functions as a "clock ready" signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9     | Reserved               | R    | 0x0   | Reserved. Do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8     | RB_PIN_15              | R    | 0x0   | Readback of the REF_CTRL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7     | RB_PIN_4               | R    | 0x0   | Readback of the OTP_SEL1/SDA pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6     | RB_PIN_3               | R    | 0x0   | Readback of the OTP_SEL0/SCL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5     | RB_PIN_2               | R    | 0x0   | Readback of the FMT_ADDR pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4     | DEV_IDLE_STATE_<br>SEL | R/W  | 0x1   | This bit controls the behavior of the device when both outputs are disabled. Placing<br>the device into a low-power state is not recommended for PCIe applications, as the<br>time to re-enable the clocks is extended. This field is stored in the EFUSE.<br>Oh: When both outputs are disabled, the outputs are muted, and the device is placed<br>into a low-power state.<br>1h: When both outputs are disabled, the outputs are muted. The device does not<br>enter a low-power state.                                                                                                                                                                                                                                                           |
| 3     | PIN_RESAMPLE_D<br>IS   | R/W  | 0x0   | This bit controls the resampling of the device pins when exiting the low power mode.<br>Write this bit while in the low power mode. TI recommends keeping this bit as a<br>'1' unless the functionality is explicitly desired. After PDN, pins 2, 3, 4, and 15 are<br>resampled. Device functionality can change based on new logic level of the pins.<br>0h: Pin resampling is enabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are resampled. If<br>FMT_ADDR is high, the device enters OTP Mode.<br>1h: Pin resampling is disabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are not resampled. The<br>device remains in I2C Mode. |

| Bit | Field                | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | OTP_AUTOLOAD_<br>DIS | R/W  | 0x0   | <ul> <li>This bit controls the behavior of the device when exiting the low power mode. Write this bit while in the low power mode. TI recommends keeping this bit as a '1' unless the functionality is explicitly desired.</li> <li>Oh: OTP autoload is enabled. When exiting the low power mode, the contents of OTP Page 0 are written to the device registers.</li> <li>1h: OTP autoload is disabled. When exiting the low power mode, the contents of OTP Page 0 are not written to the device registers.</li> </ul> |
| 1   | PDN                  | R/W  | 0x0   | Writing a '1' to this bit puts the device into a low power state.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0   | Reserved             | R/W  | 0x0   | Reserved, do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### Table 4-11. R10 Register Field Descriptions (continued)

### 4.1.12 LMK3H0102A001 R11 Register (Address = 0xB) [reset = 0x0000]

#### Table 4-12. R11 Register Field Descriptions

| Bit  | Field              | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                           |
|------|--------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved           | R/W  | 0x0    | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |
| 14   | SEPARATE_OE_E<br>N | R/W  | 0x0    | This bit enables the separate output enable functionality of the device. If this bit is a '1', then OUT_FMT_SRC_SEL and I2C_ADDR_LSB_SEL must be set to '0'. This field is stored in the EFUSE.<br>Oh: Pin 1 is the output enable for OUT0 and OUT1.<br>1h: Pin 1 is the output enable for OUT0, Pin 2 is the output enable for OUT1. |
| 13:0 | Reserved           | R/W  | 0x0000 | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |

#### 4.1.13 LMK3H0102A001 R12 Register (Address = 0xC) [reset = 0xE800]

#### Table 4-13. R12 Register Field Descriptions

| Bit  | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | I2C_ADDR_LSB_S<br>EL     | R/WL | 0x1   | <ul> <li>I2C peripheral address source. If this bit is a '1', SEPARATE_OE_EN must be '0'. This field is stored in the EFUSE.</li> <li>0h: I2C peripheral address comes entirely from the I2C_ADDR field.</li> <li>1h: The two lowest bits of the I2C peripheral address come from the FMT_ADDR pin, all other bits come from R12[14:10].</li> </ul>                                |
| 14:8 | I2C_ADDR                 | R/WL | 0x68  | I2C peripheral address. After writing to this field, the device responds to the new I2C address. This field is stored in the EFUSE.                                                                                                                                                                                                                                                |
| 7:0  | UNLOCK_PROTEC<br>TED_REG | R/W  | 0x00  | This field locks all registers from R13 onward, in addition to R12[15:8]. Registers R13<br>onward are largely device calibration registers, and must not have contents modified.<br>These registers can be read from normally regardless of the unlock status.<br>5Bh: Unlocks register writes for R12[15:8] and above.<br>Any other value: R12[15:8] and above ignore all writes. |

SNAU290 – NOVEMBER 2024 Submit Document Feedback



## 4.2 LMK3H0102A006 Registers

#### 4.2.1 LMK3H0102A006 R0 Register (Address = 0x0) [reset = 0x0489]

#### Table 4-14. R0 Register Field Descriptions

| Bit   | Field         | Туре | Reset | Description                                                                                                                                                                                                                                           |
|-------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10 | DIG_CLK_N_DIV | R/W  | 0x01  | Digital State Machine clock rate. Derived from the FOD frequency sourced by the CH0_FOD_SEL multiplexer. The target for the frequency is 50MHz maximum. The actual divide value is the DIG_CLK_N_DIV value plus 2. This field is stored in the EFUSE. |
| 9:3   | FOD0_N_DIV    | R/W  | 0x11  | Integer Ratio of BAW frequency to FOD0 frequency. This field is stored in the EFUSE.                                                                                                                                                                  |
| 2:1   | Reserved      | R    | N/A   | Reserved, do not write to this field.                                                                                                                                                                                                                 |
| 0     | OTP_BURNT     | R/WL | 0x1   | Indicates if the EFUSE has been programmed. If this field is '1', the EFUSE is programmed.                                                                                                                                                            |

#### 4.2.2 LMK3H0102A006 R1 Register (Address = 0x1) [reset = 0x2199]

## Table 4-15. R1 Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                        |
|------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | FOD0_NUM[23:16] | R/W  | 0x21  | High byte of the FOD0 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                           |
| 7:0  | ADC_CLK_N_DIV   | R/W  | 0x99  | ADC clock frequency in MHz, derived directly from BAW. Default is ceil(2467 / 16) - 2<br>= 0x99.<br>TI does not recommend modifying the value of this field. This field is stored in the<br>EFUSE. |

#### 4.2.3 LMK3H0102A006 R2 Register (Address = 0x2) [reset = 0xC71C]

#### Table 4-16. R2 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD0_NUM[15:0] | R/W  | 0xC71C | Lower two bytes of the FOD0 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.2.4 LMK3H1002A006 R3 Register (Address = 0x3) [reset = 0x1903]

#### Table 4-17. R3 Register Field Descriptions

| Bit  | Firld              | Туре | Reset | Description                                                                                                                                                                                                                                  |
|------|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | FOD1_N_DIV         | R/W  | 0x0C  | Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE.                                                                                                                                                         |
| 8    | CH1_FOD_SEL        | R/W  | 0x1   | Selects the FOD to use as the input source for Channel Divider 1. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                                               |
| 7    | CH1_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 1 or using the Edge Combiner as the input source for Output Driver 1. This field is stored in the EFUSE.<br>Oh: Channel Divider 1 input<br>1h: Edge Combiner input                                     |
| 6    | OUT1_DISABLE_STATE | R/W  | 0x0   | <ul> <li>When OUT1 is disabled, this bit selects whether the OUT1_P and OUT1_N pins are forced to GND or tri-stated. This field is stored in the EFUSE.</li> <li>Oh: Forced to GND on disable.</li> <li>1h: Tri-state on disable.</li> </ul> |

| Bit | Firld              | Type | Reset | ister Field Descriptions (continued) Description                                                                                                                                                                     |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | OUT0_DISABLE_STATE | R/W  | 0x0   | When OUT0 is disabled, this bit selects whether the OUT0_P and OUT0_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>1h: Tri-state on disable.      |
| 4   | CH0_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 0. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                       |
| 3   | CH0_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 0 or using the Edge Combiner as the input source for Output Driver 0. This field is stored in the EFUSE.<br>Oh: Channel Divider 0 input<br>1h: Edge Combiner input             |
| 2:0 | CH0_DIV            | R/W  | 0x3   | Divider value for Channel Divider 0. This field is stored in the EFUSE.<br>0h: Channel Divider disabled.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40 |

## Table 4-17. R3 Register Field Descriptions (continued)

#### 4.2.5 LMK3H0102A006 R4 Register (Address = 0x4) [reset = 0x0000]

| Bit  | Field        | Туре | Reset  | Description                                                                                                                                                                               |
|------|--------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved     | R    | 0x0    | Reserved                                                                                                                                                                                  |
| 14:2 | SSC_STEPS    | R/W  | 0x0000 | Number of steps in each segment of the triangular profile for SSC. See the data sheet for instructions on how to calculate this value. This field is stored in the EFUSE.                 |
| 1    | SSC_MOD_TYPE | R/W  | 0x0    | Selects between down-spread or center-spread modulation for custom SSC configurations. This field is stored in the EFUSE.<br>0h: Down-spread modulation.<br>1h: Center-spread modulation. |
| 0    | SSC_EN       | R/W  | 0x0    | Enable SSC. This field is stored in the EFUSE.<br>0h: SSC Disabled.<br>1h: SSC Enabled.                                                                                                   |

## 4.2.6 LMK3H0102A014 R5 Register (Address = 0x5) [reset = 0x0000]

#### Table 4-19. R5 Register Field Descriptions

| Bit  | Field         | Туре | Reset  | Description                                                                    |
|------|---------------|------|--------|--------------------------------------------------------------------------------|
| 15:0 | SSC_STEP_SIZE | R/W  | 0x0000 | Numerator increment value per step for SSC. This field is stored in the EFUSE. |



## 4.2.7 LMK3H0102A006 R6 Register (Address = 0x6) [reset = 0x8AA7]

#### Table 4-20. R6 Register Field Descriptions

| Bit   | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13 | CH1_DIV            | R/W  | 0x4   | Divider value for Channel Divider 1. This field is stored in the EFUSE.<br>0h: Channel Divider disabled. Set CH1_DIV to '0' when using the edge combiner for<br>OUT1.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40                                                                                                                                                                                                          |
| 12:5  | FOD1_NUM[23:16]    | R/W  | 0x55  | High byte of the FOD1 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                                                                                                                                                                                                                                                                                                                   |
| 4:3   | OUT0_SLEW_RAT<br>E | R/W  | 0x0   | Slew rate control for OUT0. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                             |
| 2:0   | OUT0_FMT           | R/W  | 0x7   | Selects the output format for OUT0. This field is stored in the EFUSE.<br>0h: LP-HCSL 100Ω Termination.<br>1h: LP-HCSL 85Ω Termination.<br>2h: AC-coupled LVDS.<br>3h: DC-coupled LVDS.<br>4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.<br>5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.<br>6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.<br>6h: LVCMOS, OUTx_P enabled, OUTx_N enabled, 180 degrees out of phase.<br>7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |

#### 4.2.8 LMK3H0102A006 R7 Register (Address = 0x7) [reset = 0x579F]

### Table 4-21. R7 Register Field Descriptions

| Bit   | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |
|-------|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved              | R    | 0x0   | Reserved                                                                                                                                                                                                                                                                                     |
| 14:13 | REF_CTRL_PIN_F<br>UNC | R/W  | 0x2   | Sets the function of the REF_CTRL pin. This field is stored in the EFUSE.<br>Oh: REF_CTRL pin disabled, pulled to GND.<br>1h: REF_CTRL pin disabled, tri-state.<br>2h: REF_CTRL pin functions as an additional LVCMOS REF_CLK output.<br>3h: REF_CTRL pin functions as "clock ready" signal. |
| 12:11 | REF_CLK_DIV           | R/W  | 0x2   | REF_CLK output divisor value when REF_CTRL is used as REF_CLK. This field is<br>stored in the EFUSE.<br>0h: REF_CLK disabled.<br>1h: FOD / 2.<br>2h: FOD / 4.<br>3h: FOD / 8.                                                                                                                |
| 10    | Reserved              | R/W  | 0x1   | Reserved. Do not write any value other than '1' to this field.                                                                                                                                                                                                                               |
| 9     | REF_CLK_FOD_S<br>EL   | R/W  | 0x1   | Select the FOD used to generate the REF_CLK output. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                                                                                                             |

|     | Table 4-21. R7 Register Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-----|--------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 8   | OUT1_EN                                                | R/W  | 0x1   | Output Enable bit for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is disabled.<br>1h: OUT1 is enabled.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 7   | OUT1_CH_SEL                                            | R/W  | 0x1   | Selects the source for OUT1. This field is stored in the EFUSE.<br>Oh: OUT1 is sourced from Channel Divider 0 if CH0_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH0_EDGE_COMB_EN is a '1'.<br>1h: OUT1 is sourced from Channel Divider 1 if CH1_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH1_EDGE_COMB_EN is a '1'.                                                                                                                              |  |  |  |
| 6:5 | OUT1_SLEW_RAT<br>E                                     | R/W  | 0x0   | Slew rate control for OUT1. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                   |  |  |  |
| 4:2 | OUT1_FMT                                               | R/W  | 0x7   | Selects the output format for OUT1. This field is stored in the EFUSE.<br>0h: LP-HCSL 100Ω Termination.<br>1h: LP-HCSL 85Ω Termination.<br>2h: AC-coupled LVDS.<br>3h: DC-coupled LVDS.<br>4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.<br>5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.<br>6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.<br>6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.<br>7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |  |  |  |
| 1   | OUT0_EN                                                | R/W  | 0x1   | Output Enable bit for OUT0. This field is stored in the EFUSE.<br>0h: OUT0 is disabled.<br>1h: OUT0 is enabled.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 0   | OE_PIN_POLARIT<br>Y                                    | R/W  | 0x1   | OE pin polarity selection. This bit does not affect the polarity of the OUTx_EN bits,<br>only the OE pin. This field is stored in the EFUSE.<br>0h: OE is active high (OE tied to VDD enables outputs).<br>1h: OE is active low (OE tied to GND enables outputs).                                                                                                                                                                                                |  |  |  |

#### 4.2.9 LMK3H0102A006 R8 Register (Address = 0x8) [reset = 0xC28F]

## Table 4-22. R8 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD1_NUM[15:0] | R/W  | 0xC28F | Lower two bytes of the FOD1 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.2.10 LMK3H0102A006 R9 Register (Address = 0x9) [reset = 0xD066]

#### Table 4-23. R9 Register Field Descriptions

| Bit   | Field  | Туре | Reset | Description                                                                                                                                  |
|-------|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 | OTP_ID | R/W  |       | Configurable field for identifying the OTP configuration. Can be used in I2C mode as a 4-bit spare field. This field is stored in the EFUSE. |



| Dit  | Field                   |      |       | Register Field Descriptions (continued)     Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|-------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11:9 | SSC_CONFIG_SEL          | R/W  | 0x0   | <ul> <li>SSC modulation configuration. If center-spread modulation is desired, then custom</li> <li>SSC configuration is required. Four preconfigured down-spread modulation depths are also available. Any other modulation depths require custom SSC configuration.</li> <li>This field is stored in the EFUSE.</li> <li>Oh: Custom SSC Configuration</li> <li>1h: -0.10% preconfigured down-spread.</li> <li>2h: -0.25% preconfigured down-spread.</li> <li>3h: -0.30% preconfigured down-spread.</li> <li>4h: -0.50% preconfigured down-spread.</li> <li>All other values: Reserved</li> </ul> |
| 8    | OUT_FMT_SRC_S<br>EL     | R/W  | 0x0   | Forces the FMT_ADDR pin to override the output format register settings in OTP<br>Mode. When in I2C mode, the FMT_ADDR pin is never used for this purpose. This<br>field is stored in the EFUSE.<br>0h: FMT_ADDR pin is ignored in OTP mode for output format selection.<br>1h: FMT_ADDR pin overrides the register settings. The output format is LP-HCSL,<br>and the termination resistor values are based on the FMT_ADDR pin state on start-<br>up.                                                                                                                                            |
| 7:4  | OUT1_LPHSCL_A<br>MP_SEL | R/W  | 0x6   | OUT1 output swing level when using LP-HCSL output format. This field is stored in<br>the EFUSE.           0h: 625mV.           1h: 647mV.           2h: 668mV.           3h: 690mV.           4h: 712mV.           5h: 733mV.           6h: 755mV.           7h: 777mV.           8h: 798mV.           9h: 820mV.           Ah: 842mV.           Bh: 863mV.           Ch: 885mV.           Dh: 907mV.           Eh: 928mV.           Fh: 950mV.                                                                                                                                                    |

20



| Bit | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                     |
|-----|-------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0 | OUT0_LPHSCL_A<br>MP_SEL | R/W  | 0x6   | OUT0 output swing level when using LP-HCSL output format. This field is stored in<br>the EFUSE.<br>Oh: 625mV.<br>1h: 647mV.<br>2h: 668mV.<br>3h: 690mV.<br>4h: 712mV.<br>5h: 733mV.<br>6h: 755mV.<br>7h: 777mV.<br>8h: 798mV.<br>9h: 820mV.<br>Ah: 842mV.<br>Bh: 863mV.<br>Ch: 885mV.<br>Dh: 907mV.<br>Eh: 928mV.<br>Fh: 950mV. |

#### Table 4-23. R9 Register Field Descriptions (continued)

## 4.2.11 LMK3H0102A006 R10 Register (Address = 0xA) [reset = 0x0010]

#### Table 4-24. R10 Register Field Descriptions

| Bit   | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved               | R/W  | 0x0   | Reserved. Only write '0' to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14:11 | PROD_REVID             | R    | 0x0   | Product revision identifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10    | CLK_READY              | R    | 0x0   | CLK_READY status. The REF_CTRL pin mirrors this status signal when the pin functions as a "clock ready" signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9     | Reserved               | R    | 0x0   | Reserved. Do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8     | RB_PIN_15              | R    | 0x0   | Readback of the REF_CTRL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7     | RB_PIN_4               | R    | 0x0   | Readback of the OTP_SEL1/SDA pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6     | RB_PIN_3               | R    | 0x0   | Readback of the OTP_SEL0/SCL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5     | RB_PIN_2               | R    | 0x0   | Readback of the FMT_ADDR pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4     | DEV_IDLE_STATE_<br>SEL | R/W  | 0x1   | This bit controls the behavior of the device when both outputs are disabled. Placing<br>the device into a low-power state is not recommended for PCIe applications, as the<br>time to re-enable the clocks is extended. This field is stored in the EFUSE.<br>Oh: When both outputs are disabled, the outputs are muted, and the device is placed<br>into a low-power state.<br>1h: When both outputs are disabled, the outputs are muted. The device does not<br>enter a low-power state.                                                                                                                                                                                                                                                           |
| 3     | PIN_RESAMPLE_D<br>IS   | R/W  | 0x0   | This bit controls the resampling of the device pins when exiting the low power mode.<br>Write this bit while in the low power mode. TI recommends keeping this bit as a<br>'1' unless the functionality is explicitly desired. After PDN, pins 2, 3, 4, and 15 are<br>resampled. Device functionality can change based on new logic level of the pins.<br>0h: Pin resampling is enabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are resampled. If<br>FMT_ADDR is high, the device enters OTP Mode.<br>1h: Pin resampling is disabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are not resampled. The<br>device remains in I2C Mode. |



|     | Table 4-24. R10 Register Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----|---------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Field                                                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 2   | OTP_AUTOLOAD_<br>DIS                                    | R/W  | 0x0   | This bit controls the behavior of the device when exiting the low power mode. Write<br>this bit while in the low power mode. TI recommends keeping this bit as a '1' unless<br>the functionality is explicitly desired.<br>0h: OTP autoload is enabled. When exiting the low power mode, the contents of OTP<br>Page 0 are written to the device registers.<br>1h: OTP autoload is disabled. When exiting the low power mode, the contents of<br>OTP Page 0 are not written to the device registers. |  |  |
| 1   | PDN                                                     | R/W  | 0x0   | Writing a '1' to this bit puts the device into a low power state.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 0   | Reserved                                                | R/W  | 0x0   | Reserved, do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

#### 4.2.12 LMK3H0102A006 R11 Register (Address = 0xB) [reset = 0x0000]

#### Table 4-25. R11 Register Field Descriptions

| Bit  | Field              | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                           |
|------|--------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved           | R/W  | 0x0    | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |
| 14   | SEPARATE_OE_E<br>N | R/W  | 0x0    | This bit enables the separate output enable functionality of the device. If this bit is a '1', then OUT_FMT_SRC_SEL and I2C_ADDR_LSB_SEL must be set to '0'. This field is stored in the EFUSE.<br>Oh: Pin 1 is the output enable for OUT0 and OUT1.<br>1h: Pin 1 is the output enable for OUT0, Pin 2 is the output enable for OUT1. |
| 13:0 | Reserved           | R/W  | 0x0000 | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |

#### 4.2.13 LMK3H0102A006 R12 Register (Address = 0xC) [reset = 0xE800]

#### Table 4-26. R12 Register Field Descriptions

| Bit  | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | I2C_ADDR_LSB_S<br>EL     | R/WL | 0x1   | <ul> <li>I2C peripheral address source. If this bit is a '1', SEPARATE_OE_EN must be '0'.</li> <li>This field is stored in the EFUSE.</li> <li>0h: I2C peripheral address comes entirely from the I2C_ADDR field.</li> <li>1h: The two lowest bits of the I2C peripheral address come from the FMT_ADDR pin, all other bits come from R12[14:10].</li> </ul>                       |
| 14:8 | I2C_ADDR                 | R/WL | 0x68  | I2C peripheral address. After writing to this field, the device responds to the new I2C address. This field is stored in the EFUSE.                                                                                                                                                                                                                                                |
| 7:0  | UNLOCK_PROTEC<br>TED_REG | R/W  | 0x00  | This field locks all registers from R13 onward, in addition to R12[15:8]. Registers R13<br>onward are largely device calibration registers, and must not have contents modified.<br>These registers can be read from normally regardless of the unlock status.<br>5Bh: Unlocks register writes for R12[15:8] and above.<br>Any other value: R12[15:8] and above ignore all writes. |

## 4.3 LMK3H0102A014 Registers

#### 4.3.1 LMK3H0102A014 R0 Register (Address = 0x0) [reset = 0x0861]

#### Table 4-27. R0 Register Field Descriptions

| Bit   | Field         | Туре | Reset | Description                                                                                                                                                                                                                                           |
|-------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10 | DIG_CLK_N_DIV | R/W  | 0x02  | Digital State Machine clock rate. Derived from the FOD frequency sourced by the CH0_FOD_SEL multiplexer. The target for the frequency is 50MHz maximum. The actual divide value is the DIG_CLK_N_DIV value plus 2. This field is stored in the EFUSE. |
| 9:3   | FOD0_N_DIV    | R/W  | 0x0C  | Integer Ratio of BAW frequency to FOD0 frequency. This field is stored in the EFUSE.                                                                                                                                                                  |
| 2:1   | Reserved      | R    | N/A   | Reserved, do not write to this field.                                                                                                                                                                                                                 |
| 0     | OTP_BURNT     | R/WL | 0x1   | Indicates if the EFUSE has been programmed. If this field is '1', the EFUSE is programmed.                                                                                                                                                            |

#### 4.3.2 LMK3H0102A014 R1 Register (Address = 0x1) [reset = 0x5599]

#### Table 4-28. R1 Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                        |
|------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | FOD0_NUM[23:16] | R/W  | 0x55  | High byte of the FOD0 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                           |
| 7:0  | ADC_CLK_N_DIV   | R/W  | 0x99  | ADC clock frequency in MHz, derived directly from BAW. Default is ceil(2467 / 16) - 2<br>= 0x99.<br>TI does not recommend modifying the value of this field. This field is stored in the<br>EFUSE. |

#### 4.3.3 LMK3H0102A014 R2 Register (Address = 0x2) [reset = 0xC28F]

#### Table 4-29. R2 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD0_NUM[15:0] | R/W  | 0xC28F | Lower two bytes of the FOD0 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.3.4 LMK3H1002A014 R3 Register (Address = 0x3) [reset = 0x1801]

#### Table 4-30. R3 Register Field Descriptions

| Bit  | Firld              | Туре | Reset | Description                                                                                                                                                                                                 |
|------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | FOD1_N_DIV         | R/W  | 0x0C  | Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE.                                                                                                                        |
| 8    | CH1_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 1. This field is<br>stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                           |
| 7    | CH1_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 1 or using the Edge Combiner as the<br>input source for Output Driver 1. This field is stored in the EFUSE.<br>Oh: Channel Divider 1 input<br>1h: Edge Combiner input |
| 6    | OUT1_DISABLE_STATE | R/W  | 0x0   | When OUT1 is disabled, this bit selects whether the OUT1_P and OUT1_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable. |

**T** - 1- 1

4 00



| Bit | Firld              | Туре | Reset | Description                                                                                                                                                                                                          |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | OUT0_DISABLE_STATE | R/W  | 0x0   | When OUT0 is disabled, this bit selects whether the OUT0_P and OUT0_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable.          |
| 4   | CH0_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 0. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                       |
| 3   | CH0_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 0 or using the Edge Combiner as the input source for Output Driver 0. This field is stored in the EFUSE.<br>0h: Channel Divider 0 input<br>1h: Edge Combiner input             |
| 2:0 | CH0_DIV            | R/W  | 0x1   | Divider value for Channel Divider 0. This field is stored in the EFUSE.<br>0h: Channel Divider disabled.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40 |

Do De viete v Eistel De sevie (le ve (le vetiere al)

### 4.3.5 LMK3H0102A014 R4 Register (Address = 0x4) [reset = 0x0001]

| Bit  | Field        | Туре | Reset  | Description                                                                                                                                                                               |
|------|--------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved     | R    | 0x0    | Reserved                                                                                                                                                                                  |
| 14:2 | SSC_STEPS    | R/W  | 0x0000 | Number of steps in each segment of the triangular profile for SSC. See the data sheet for instructions on how to calculate this value. This field is stored in the EFUSE.                 |
| 1    | SSC_MOD_TYPE | R/W  | 0x0    | Selects between down-spread or center-spread modulation for custom SSC configurations. This field is stored in the EFUSE.<br>0h: Down-spread modulation.<br>1h: Center-spread modulation. |
| 0    | SSC_EN       | R/W  | 0x1    | Enable SSC. This field is stored in the EFUSE.<br>0h: SSC Disabled.<br>1h: SSC Enabled.                                                                                                   |

## 4.3.6 LMK3H0102A014 R5 Register (Address = 0x5) [reset = 0x0000]

#### Table 4-32. R5 Register Field Descriptions

| Bit  | Field         | Туре | Reset  | Description                                                                    |
|------|---------------|------|--------|--------------------------------------------------------------------------------|
| 15:0 | SSC_STEP_SIZE | R/W  | 0x0000 | Numerator increment value per step for SSC. This field is stored in the EFUSE. |

#### 4.3.7 LMK3H0102A014 R6 Register (Address = 0x6) [reset = 0x0AA0]

|       | Table 4-33. R6 Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------|--------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Field                                      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 15:13 | CH1_DIV                                    | R/W  | 0x0   | Divider value for Channel Divider 1. This field is stored in the EFUSE.0h: Channel Divider disabled. Set CH1_DIV to '0' when using the edge combiner forOUT1.1h: FOD / 22h: FOD / 43h: FOD / 64h: FOD / 85h: FOD / 106h: FOD / 207h: FOD / 40                                                                                                                                                                                                             |  |  |  |
| 12:5  | FOD1_NUM[23:16]                            | R/W  | 0x55  | High byte of the FOD1 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 4:3   | OUT0_SLEW_RAT<br>E                         | R/W  | 0x0   | Slew rate control for OUT0. This field is stored in the EFUSE.Only applies to differential output formats.0h: Between 2.3V/ns and 3.5V/ns.1h: Between 2.0V/ns and 3.2V/ns.2h: Between 1.7V/ns and 2.8V/ns.3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                |  |  |  |
| 2:0   | OUT0_FMT                                   | R/W  | 0x0   | Selects the output format for OUT0. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |  |  |  |

# Table 4.33 P6 Pegister Field Descriptions

#### 4.3.8 LMK3H0102A014 R7 Register (Address = 0x7) [reset = 0x6403]

#### Table 4-34. R7 Register Field Descriptions

| Bit   | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |
|-------|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved              | R    | 0x0   | Reserved                                                                                                                                                                                                                                                                                     |
| 14:13 | REF_CTRL_PIN_F<br>UNC | R/W  | 0x3   | Sets the function of the REF_CTRL pin. This field is stored in the EFUSE.<br>Oh: REF_CTRL pin disabled, pulled to GND.<br>1h: REF_CTRL pin disabled, tri-state.<br>2h: REF_CTRL pin functions as an additional LVCMOS REF_CLK output.<br>3h: REF_CTRL pin functions as "clock ready" signal. |
| 12:11 | REF_CLK_DIV           | R/W  | 0x0   | REF_CLK output divisor value when REF_CTRL is used as REF_CLK. This field is<br>stored in the EFUSE.<br>0h: REF_CLK disabled.<br>1h: FOD / 2.<br>2h: FOD / 4.<br>3h: FOD / 8.                                                                                                                |
| 10    | Reserved              | R/W  | 0x1   | Reserved. Do not write any value other than '1' to this field.                                                                                                                                                                                                                               |
| 9     | REF_CLK_FOD_S<br>EL   | R/W  | 0x0   | Select the FOD used to generate the REF_CLK output. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                                                                                                             |



|     |                     | Table | e 4-34. R7 | 7 Register Field Descriptions (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|---------------------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field               | Туре  | Reset      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8   | OUT1_EN             | R/W   | 0x0        | Output Enable bit for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is disabled.<br>1h: OUT1 is enabled.                                                                                                                                                                                                                                                                                                                                                                     |
| 7   | OUT1_CH_SEL         | R/W   | 0x0        | Selects the source for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is sourced from Channel Divider 0 if CH0_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH0_EDGE_COMB_EN is a '1'.<br>1h: OUT1 is sourced from Channel Divider 1 if CH1_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH1_EDGE_COMB_EN is a '1'.                                                                                                                                                 |
| 6:5 | OUT1_SLEW_RAT<br>E  | R/W   | 0x0        | Slew rate control for OUT1. This field is stored in the EFUSE.Only applies to differential output formats.0h: Between 2.3V/ns and 3.5V/ns.1h: Between 2.0V/ns and 3.2V/ns.2h: Between 1.7V/ns and 2.8V/ns.3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                                          |
| 4:2 | OUT1_FMT            | R/W   | 0x0        | Selects the output format for OUT1. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled, 180 degrees out of phase.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |
| 1   | OUT0_EN             | R/W   | 0x1        | Output Enable bit for OUT0. This field is stored in the EFUSE.<br>0h: OUT0 is disabled.<br>1h: OUT0 is enabled.                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | OE_PIN_POLARIT<br>Y | R/W   | 0x1        | OE pin polarity selection. This bit does not affect the polarity of the OUTx_EN bits,<br>only the OE pin. This field is stored in the EFUSE.<br>0h: OE is active high (OE tied to VDD enables outputs).<br>1h: OE is active low (OE tied to GND enables outputs).                                                                                                                                                                                                                   |

## 4.3.9 LMK3H0102A014 R8 Register (Address = 0x8) [reset = 0xC28F]

#### Table 4-35. R8 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD1_NUM[15:0] | R/W  | 0xC28F | Lower two bytes of the FOD1 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.3.10 LMK3H0102A014 R9 Register (Address = 0x9) [reset = 0x4866]

#### Table 4-36. R9 Register Field Descriptions

| Bit   | Field  | Туре | Reset | Description                                                                          |
|-------|--------|------|-------|--------------------------------------------------------------------------------------|
| 15:12 | OTP_ID | R/W  | 0x4   | Configurable field for identifying the OTP configuration. Can be used in I2C mode as |
|       |        |      |       | a 4-bit spare field. This field is stored in the EFUSE.                              |

|      | Table 4-36. R9 Register Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|------|--------------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit  | Field                                                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 11:9 | SSC_CONFIG_SEL                                         | R/W  | 0x4   | SSC modulation configuration. If center-spread modulation is desired, then custom SSC configuration is required. Four preconfigured down-spread modulation depths are also available. Any other modulation depths require custom SSC configuration. This field is stored in the EFUSE.<br>Oh: Custom SSC Configuration<br>1h: -0.10% preconfigured down-spread.<br>2h: -0.25% preconfigured down-spread.<br>3h: -0.30% preconfigured down-spread.<br>4h: -0.50% preconfigured down-spread.<br>All other values: Reserved |  |  |
| 8    | OUT_FMT_SRC_S<br>EL                                    | R/W  | 0x0   | Forces the FMT_ADDR pin to override the output format register settings in OTP<br>Mode. When in I2C mode, the FMT_ADDR pin is never used for this purpose. This<br>field is stored in the EFUSE.<br>0h: FMT_ADDR pin is ignored in OTP mode for output format selection.<br>1h: FMT_ADDR pin overrides the register settings. The output format is LP-HCSL,<br>and the termination resistor values are based on the FMT_ADDR pin state on start-<br>up.                                                                  |  |  |
| 7:4  | OUT1_LPHSCL_A<br>MP_SEL                                | R/W  | 0x6   | OUT1 output swing level when using LP-HCSL output format. This field is stored in         the EFUSE.         0h: 625mV.         1h: 647mV.         2h: 668mV.         3h: 690mV.         4h: 712mV.         5h: 733mV.         6h: 755mV.         7h: 777mV.         8h: 798mV.         9h: 820mV.         Ah: 842mV.         Bh: 863mV.         Ch: 885mV.         Dh: 907mV.         Eh: 928mV.         Fh: 950mV.                                                                                                     |  |  |

| Bit | Field         | Туре | Reset | Description                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------|
|     | OUT0_LPHSCL_A | R/W  | 0x6   | OUT0 output swing level when using LP-HCSL output format. This field is stored in |
|     | MP_SEL        |      |       | the EFUSE.                                                                        |
|     |               |      |       | 0h: 625mV.                                                                        |
|     |               |      |       | 1h: 647mV.                                                                        |
|     |               |      |       | 2h: 668mV.                                                                        |
|     |               |      |       | 3h: 690mV.                                                                        |
|     |               |      |       | 4h: 712mV.                                                                        |
|     |               |      |       | 5h: 733mV.                                                                        |
|     |               |      |       | 6h: 755mV.                                                                        |
|     |               |      |       | 7h: 777mV.                                                                        |
|     |               |      |       | 8h: 798mV.                                                                        |
|     |               |      |       | 9h: 820mV.                                                                        |
|     |               |      |       | Ah: 842mV.                                                                        |
|     |               |      |       | Bh: 863mV.                                                                        |
|     |               |      |       | Ch: 885mV.                                                                        |
|     |               |      |       | Dh: 907mV.                                                                        |
|     |               |      |       | Eh: 928mV.                                                                        |
|     |               |      |       | Fh: 950mV.                                                                        |

## Table 4-36. R9 Register Field Descriptions (continued)

#### 4.3.11 LMK3H0102A014 R10 Register (Address = 0xA) [reset = 0x0010]

#### Table 4-37. R10 Register Field Descriptions

| Bit   | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-------|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15    | Reserved               | R/W  | 0x0   | Reserved. Only write '0' to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 14:11 | PROD_REVID             | R    | 0x0   | Product revision identifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 10    | CLK_READY              | R    | 0x0   | CLK_READY status. The REF_CTRL pin mirrors this status signal when the pin functions as a "clock ready" signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 9     | Reserved               | R    | 0x0   | Reserved. Do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 8     | RB_PIN_15              | R    | 0x0   | Readback of the REF_CTRL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 7     | RB_PIN_4               | R    | 0x0   | Readback of the OTP_SEL1/SDA pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 6     | RB_PIN_3               | R    | 0x0   | Readback of the OTP_SEL0/SCL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 5     | RB_PIN_2               | R    | 0x0   | Readback of the FMT_ADDR pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 4     | DEV_IDLE_STATE_<br>SEL | R/W  | 0x1   | <ul> <li>This bit controls the behavior of the device when both outputs are disabled. Placing the device into a low-power state is not recommended for PCIe applications, as the time to re-enable the clocks is extended. This field is stored in the EFUSE.</li> <li>Oh: When both outputs are disabled, the outputs are muted, and the device is placed into a low-power state.</li> <li>1h: When both outputs are disabled, the outputs are muted. The device does not enter a low-power state.</li> </ul>                                                                                                                                                                                                                                       |  |  |
| 3     | PIN_RESAMPLE_D<br>IS   | R/W  | 0x0   | This bit controls the resampling of the device pins when exiting the low power mode.<br>Write this bit while in the low power mode. TI recommends keeping this bit as a<br>'1' unless the functionality is explicitly desired. After PDN, pins 2, 3, 4, and 15 are<br>resampled. Device functionality can change based on new logic level of the pins.<br>0h: Pin resampling is enabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are resampled. If<br>FMT_ADDR is high, the device enters OTP Mode.<br>1h: Pin resampling is disabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are not resampled. The<br>device remains in I2C Mode. |  |  |

| Bit | Field                | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|-----|----------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2   | OTP_AUTOLOAD_<br>DIS | R/W  | 0x0   | <ul> <li>This bit controls the behavior of the device when exiting the low power mode. Write this bit while in the low power mode. TI recommends keeping this bit as a '1' unless the functionality is explicitly desired.</li> <li>Oh: OTP autoload is enabled. When exiting the low power mode, the contents of OTP Page 0 are written to the device registers.</li> <li>1h: OTP autoload is disabled. When exiting the low power mode, the contents of OTP Page 0 are not written to the device registers.</li> </ul> |  |  |
| 1   | PDN                  | R/W  | 0x0   | Writing a '1' to this bit puts the device into a low power state.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 0   | Reserved             | R/W  | 0x0   | Reserved, do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |

#### Table 4-37. R10 Register Field Descriptions (continued)

### 4.3.12 LMK3H0102A014 R11 Register (Address = 0xB) [reset = 0x0000]

#### Table 4-38. R11 Register Field Descriptions

| Bit  | Field              | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                           |  |
|------|--------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15   | Reserved           | R/W  | 0x0    | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |  |
| 14   | SEPARATE_OE_E<br>N | R/W  | 0x0    | This bit enables the separate output enable functionality of the device. If this bit is a '1', then OUT_FMT_SRC_SEL and I2C_ADDR_LSB_SEL must be set to '0'. This field is stored in the EFUSE.<br>Oh: Pin 1 is the output enable for OUT0 and OUT1.<br>1h: Pin 1 is the output enable for OUT0, Pin 2 is the output enable for OUT1. |  |
| 13:0 | Reserved           | R/W  | 0x0000 | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |  |

#### 4.3.13 LMK3H0102A014 R12 Register (Address = 0xC) [reset = 0xE800]

#### Table 4-39. R12 Register Field Descriptions

| Bit  | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                        |  |
|------|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15   | I2C_ADDR_LSB_S<br>EL     | R/WL | 0x1   | <ul> <li>I2C peripheral address source. If this bit is a '1', SEPARATE_OE_EN must be '0'. This field is stored in the EFUSE.</li> <li>0h: I2C peripheral address comes entirely from the I2C_ADDR field.</li> <li>1h: The two lowest bits of the I2C peripheral address come from the FMT_ADDR pin, all other bits come from R12[14:10].</li> </ul>                                |  |
| 14:8 | I2C_ADDR                 | R/WL | 0x68  | 0x68 I2C peripheral address. After writing to this field, the device responds to the new I2C address. This field is stored in the EFUSE.                                                                                                                                                                                                                                           |  |
| 7:0  | UNLOCK_PROTEC<br>TED_REG | R/W  | 0x00  | This field locks all registers from R13 onward, in addition to R12[15:8]. Registers R13<br>onward are largely device calibration registers, and must not have contents modified.<br>These registers can be read from normally regardless of the unlock status.<br>5Bh: Unlocks register writes for R12[15:8] and above.<br>Any other value: R12[15:8] and above ignore all writes. |  |

SNAU290 – NOVEMBER 2024 Submit Document Feedback

## 4.4 LMK3H0102A015 Registers

## 4.4.1 LMK3H0102A015 R0 Register (Address = 0x0) [reset = 0x0861]

#### Table 4-40. R0 Register Field Descriptions

| Bit   | Field         | Туре | Reset | Description                                                                                                                                                                                                                                           |  |
|-------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:10 | DIG_CLK_N_DIV | R/W  | 0x02  | Digital State Machine clock rate. Derived from the FOD frequency sourced by the CH0_FOD_SEL multiplexer. The target for the frequency is 50MHz maximum. The actual divide value is the DIG_CLK_N_DIV value plus 2. This field is stored in the EFUSE. |  |
| 9:3   | FOD0_N_DIV    | R/W  | 0x0C  | 0C Integer Ratio of BAW frequency to FOD0 frequency. This field is stored in the EFUSE.                                                                                                                                                               |  |
| 2:1   | Reserved      | R    | N/A   | Reserved, do not write to this field.                                                                                                                                                                                                                 |  |
| 0     | OTP_BURNT     | R/WL | 0x1   | Indicates if the EFUSE has been programmed. If this field is '1', the EFUSE is programmed.                                                                                                                                                            |  |

### 4.4.2 LMK3H0102A015 R1 Register (Address = 0x1) [reset = 0x5599]

## Table 4-41. R1 Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                        |
|------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | FOD0_NUM[23:16] | R/W  | 0x55  | High byte of the FOD0 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                           |
| 7:0  | ADC_CLK_N_DIV   | R/W  | 0x99  | ADC clock frequency in MHz, derived directly from BAW. Default is ceil(2467 / 16) - 2<br>= 0x99.<br>TI does not recommend modifying the value of this field. This field is stored in the<br>EFUSE. |

#### 4.4.3 LMK3H0102A015 R2 Register (Address = 0x2) [reset = 0xC28F]

#### Table 4-42. R2 Register Field Descriptions

| Bit  | Field          | Туре | Reset | Description                                                                                                                                    |
|------|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | FOD0_NUM[15:0] | R/W  |       | Lower two bytes of the FOD0 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE. |

#### 4.4.4 LMK3H1002A015 R3 Register (Address = 0x3) [reset = 0x1801]

#### Table 4-43. R3 Register Field Descriptions

| Bit  | Firld              | Туре | Reset | Description                                                                                                                                                                                                 |  |
|------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:9 | FOD1_N_DIV         | R/W  | 0x0C  | Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE.                                                                                                                        |  |
| 8    | CH1_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 1. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                              |  |
| 7    | CH1_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 1 or using the Edge Combiner as the input source for Output Driver 1. This field is stored in the EFUSE.<br>Oh: Channel Divider 1 input<br>1h: Edge Combiner input    |  |
| 6    | OUT1_DISABLE_STATE | R/W  | 0x0   | When OUT1 is disabled, this bit selects whether the OUT1_P and OUT1_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable. |  |

| Bit | Firld              | Туре | Reset | Description                                                                                                                                                                                                 |  |
|-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5   | OUT0_DISABLE_STATE | R/W  | 0x0   | When OUT0 is disabled, this bit selects whether the OUT0_P and OUT0_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable. |  |
| 4   | CH0_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 0. This field is<br>stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                           |  |
| 3   | CH0_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 0 or using the Edge Combiner as the input source for Output Driver 0. This field is stored in the EFUSE.<br>0h: Channel Divider 0 input<br>1h: Edge Combiner input    |  |
| 2:0 | CH0_DIV            | R/W  | ·     |                                                                                                                                                                                                             |  |

## 4.4.5 LMK3H0102A015 R4 Register (Address = 0x4) [reset = 0x0000]

| Table 4-44 | R4 | Register | Field  | Descriptions |
|------------|----|----------|--------|--------------|
|            |    | regiotor | 1 1010 | Booonptiono  |

| Bit  | Field        | Туре | Reset  | Description                                                                                                                                                                               |  |
|------|--------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15   | Reserved     | R    | 0x0    | Reserved                                                                                                                                                                                  |  |
| 14:2 | SSC_STEPS    | R/W  | 0x0000 | Number of steps in each segment of the triangular profile for SSC. See the data sheet for instructions on how to calculate this value. This field is stored in the EFUSE.                 |  |
| 1    | SSC_MOD_TYPE | R/W  | 0x0    | Selects between down-spread or center-spread modulation for custom SSC configurations. This field is stored in the EFUSE.<br>0h: Down-spread modulation.<br>1h: Center-spread modulation. |  |
| 0    | SSC_EN       | R/W  | 0x0    | Enable SSC. This field is stored in the EFUSE.<br>0h: SSC Disabled.<br>1h: SSC Enabled.                                                                                                   |  |

## 4.4.6 LMK3H0102A015 R5 Register (Address = 0x5) [reset = 0x0000]

#### Table 4-45. R5 Register Field Descriptions

| Bit  | Field         | Туре | Reset  | Description                                                                    |
|------|---------------|------|--------|--------------------------------------------------------------------------------|
| 15:0 | SSC_STEP_SIZE | R/W  | 0x0000 | Numerator increment value per step for SSC. This field is stored in the EFUSE. |



## 4.4.7 LMK3H0102A015 R6 Register (Address = 0x6) [reset = 0x0AA1]

#### Table 4-46. R6 Register Field Descriptions

| Bit   | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:13 | CH1_DIV            | R/W  | 0x0   | Divider value for Channel Divider 1. This field is stored in the EFUSE.<br>0h: Channel Divider disabled. Set CH1_DIV to '0' when using the edge combiner for<br>OUT1.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40                                                                                                                                                                                                   |  |
| 12:5  | FOD1_NUM[23:16]    | R/W  | 0x55  | High byte of the FOD1 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                                                                                                                                                                                                                                                                                                            |  |
| 4:3   | OUT0_SLEW_RAT<br>E | R/W  | 0x0   | Slew rate control for OUT0. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>Oh: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                      |  |
| 2:0   | OUT0_FMT           | R/W  | 0x1   | Selects the output format for OUT0. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled, 180 degrees out of phase.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |  |

#### 4.4.8 LMK3H0102A015 R7 Register (Address = 0x7) [reset = 0x1507]

### Table 4-47. R7 Register Field Descriptions

| Bit   | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |  |
|-------|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15    | Reserved              | R    | 0x0   | Reserved                                                                                                                                                                                                                                                                                     |  |
| 14:13 | REF_CTRL_PIN_F<br>UNC | R/W  | 0x0   | Sets the function of the REF_CTRL pin. This field is stored in the EFUSE.<br>Oh: REF_CTRL pin disabled, pulled to GND.<br>1h: REF_CTRL pin disabled, tri-state.<br>2h: REF_CTRL pin functions as an additional LVCMOS REF_CLK output.<br>3h: REF_CTRL pin functions as "clock ready" signal. |  |
| 12:11 | REF_CLK_DIV           | R/W  | 0x2   | REF_CLK output divisor value when REF_CTRL is used as REF_CLK. This field is<br>stored in the EFUSE.<br>0h: REF_CLK disabled.<br>1h: FOD / 2.<br>2h: FOD / 4.<br>3h: FOD / 8.                                                                                                                |  |
| 10    | Reserved              | R/W  | 0x1   | Reserved. Do not write any value other than '1' to this field.                                                                                                                                                                                                                               |  |
| 9     | REF_CLK_FOD_S<br>EL   | R/W  | 0x0   | Select the FOD used to generate the REF_CLK output. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                                                                                                             |  |

|     | Table 4-47. R7 Register Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-----|--------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 8   | OUT1_EN                                                | R/W  | 0x1   | Output Enable bit for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is disabled.<br>1h: OUT1 is enabled.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 7   | OUT1_CH_SEL                                            | R/W  | 0x0   | Selects the source for OUT1. This field is stored in the EFUSE.<br>Oh: OUT1 is sourced from Channel Divider 0 if CH0_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH0_EDGE_COMB_EN is a '1'.<br>1h: OUT1 is sourced from Channel Divider 1 if CH1_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH1_EDGE_COMB_EN is a '1'.                                                                                                                              |  |  |  |
| 6:5 | OUT1_SLEW_RAT<br>E                                     | R/W  | 0x0   | Slew rate control for OUT1. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                   |  |  |  |
| 4:2 | OUT1_FMT                                               | R/W  | 0x1   | Selects the output format for OUT1. This field is stored in the EFUSE.<br>0h: LP-HCSL 100Ω Termination.<br>1h: LP-HCSL 85Ω Termination.<br>2h: AC-coupled LVDS.<br>3h: DC-coupled LVDS.<br>4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.<br>5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.<br>6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.<br>6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.<br>7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |  |  |  |
| 1   | OUT0_EN                                                | R/W  | 0x1   | Output Enable bit for OUT0. This field is stored in the EFUSE.<br>0h: OUT0 is disabled.<br>1h: OUT0 is enabled.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 0   | OE_PIN_POLARIT<br>Y                                    | R/W  | 0x1   | OE pin polarity selection. This bit does not affect the polarity of the OUTx_EN bits,<br>only the OE pin. This field is stored in the EFUSE.<br>0h: OE is active high (OE tied to VDD enables outputs).<br>1h: OE is active low (OE tied to GND enables outputs).                                                                                                                                                                                                |  |  |  |

#### 4.4.9 LMK3H0102A015 R8 Register (Address = 0x8) [reset = 0xC28F]

## Table 4-48. R8 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |  |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|--|
| 15:0 | FOD1_NUM[15:0] | R/W  | 0xC28F | Lower two bytes of the FOD1 fractional divide value. The value of this field changes |  |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |  |

#### 4.4.10 LMK3H0102A015 R9 Register (Address = 0x9) [reset = 0x5066]

#### Table 4-49. R9 Register Field Descriptions

| Bit   | Field  | Туре | Reset | Description                                                                                                                                  |  |
|-------|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:12 | OTP_ID | R/W  |       | Configurable field for identifying the OTP configuration. Can be used in I2C mode as a 4-bit spare field. This field is stored in the EFUSE. |  |



| Bit  | Field                   | Туре | Reset | Register Field Descriptions (continued)     Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -    |                         |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11:9 | SSC_CONFIG_SEL          | R/W  | 0x0   | SSC modulation configuration. If center-spread modulation is desired, then custom<br>SSC configuration is required. Four preconfigured down-spread modulation depths<br>are also available. Any other modulation depths require custom SSC configuration.<br>This field is stored in the EFUSE.<br>Oh: Custom SSC Configuration<br>1h: -0.10% preconfigured down-spread.<br>2h: -0.25% preconfigured down-spread.<br>3h: -0.30% preconfigured down-spread.<br>4h: -0.50% preconfigured down-spread.<br>All other values: Reserved |
| 8    | OUT_FMT_SRC_S<br>EL     | R/W  | 0x0   | Forces the FMT_ADDR pin to override the output format register settings in OTP<br>Mode. When in I2C mode, the FMT_ADDR pin is never used for this purpose. This<br>field is stored in the EFUSE.<br>0h: FMT_ADDR pin is ignored in OTP mode for output format selection.<br>1h: FMT_ADDR pin overrides the register settings. The output format is LP-HCSL,<br>and the termination resistor values are based on the FMT_ADDR pin state on start-<br>up.                                                                           |
| 7:4  | OUT1_LPHSCL_A<br>MP_SEL | R/W  | 0x6   | OUT1 output swing level when using LP-HCSL output format. This field is stored in         the EFUSE.         0h: 625mV.         1h: 647mV.         2h: 668mV.         3h: 690mV.         4h: 712mV.         5h: 733mV.         6h: 755mV.         7h: 777mV.         8h: 798mV.         9h: 820mV.         Ah: 842mV.         Bh: 863mV.         Ch: 885mV.         Dh: 907mV.         Eh: 928mV.         Fh: 950mV.                                                                                                              |



| Bit | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                     |
|-----|-------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0 | OUT0_LPHSCL_A<br>MP_SEL | R/W  | 0x6   | OUT0 output swing level when using LP-HCSL output format. This field is stored in<br>the EFUSE.<br>Oh: 625mV.<br>1h: 647mV.<br>2h: 668mV.<br>3h: 690mV.<br>4h: 712mV.<br>5h: 733mV.<br>6h: 755mV.<br>7h: 777mV.<br>8h: 798mV.<br>9h: 820mV.<br>Ah: 842mV.<br>Bh: 863mV.<br>Ch: 885mV.<br>Dh: 907mV.<br>Eh: 928mV.<br>Fh: 950mV. |

#### Table 4-49. R9 Register Field Descriptions (continued)

## 4.4.11 LMK3H0102A015 R10 Register (Address = 0xA) [reset = 0x0010]

#### Table 4-50. R10 Register Field Descriptions

| Bit   | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|-------|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15    | Reserved               | R/W  | 0x0   | Reserved. Only write '0' to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 14:11 | PROD_REVID             | R    | 0x0   | Product revision identifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 10    | CLK_READY              | R    | 0x0   | CLK_READY status. The REF_CTRL pin mirrors this status signal when the pin functions as a "clock ready" signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 9     | Reserved               | R    | 0x0   | Reserved. Do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 8     | RB_PIN_15              | R    | 0x0   | Readback of the REF_CTRL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7     | RB_PIN_4               | R    | 0x0   | Readback of the OTP_SEL1/SDA pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 6     | RB_PIN_3               | R    | 0x0   | Readback of the OTP_SEL0/SCL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 5     | RB_PIN_2               | R    | 0x0   | Readback of the FMT_ADDR pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4     | DEV_IDLE_STATE_<br>SEL | R/W  | 0x1   | This bit controls the behavior of the device when both outputs are disabled. Placing the device into a low-power state is not recommended for PCIe applications, as the time to re-enable the clocks is extended. This field is stored in the EFUSE.<br>Oh: When both outputs are disabled, the outputs are muted, and the device is placed into a low-power state.<br>1h: When both outputs are disabled, the outputs are muted. The device does not enter a low-power state.                                                                                                                                                                                                                                                                       |  |
| 3     | PIN_RESAMPLE_D<br>IS   | R/W  | 0x0   | This bit controls the resampling of the device pins when exiting the low power mode.<br>Write this bit while in the low power mode. TI recommends keeping this bit as a<br>'1' unless the functionality is explicitly desired. After PDN, pins 2, 3, 4, and 15 are<br>resampled. Device functionality can change based on new logic level of the pins.<br>0h: Pin resampling is enabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are resampled. If<br>FMT_ADDR is high, the device enters OTP Mode.<br>1h: Pin resampling is disabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are not resampled. The<br>device remains in I2C Mode. |  |



|     | Table 4-50. R10 Register Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----|---------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Field                                                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 2   | OTP_AUTOLOAD_<br>DIS                                    | R/W  | 0x0   | This bit controls the behavior of the device when exiting the low power mode. Write<br>this bit while in the low power mode. TI recommends keeping this bit as a '1' unless<br>the functionality is explicitly desired.<br>0h: OTP autoload is enabled. When exiting the low power mode, the contents of OTP<br>Page 0 are written to the device registers.<br>1h: OTP autoload is disabled. When exiting the low power mode, the contents of<br>OTP Page 0 are not written to the device registers. |  |  |
| 1   | PDN                                                     | R/W  | 0x0   | Writing a '1' to this bit puts the device into a low power state.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 0   | Reserved                                                | R/W  | 0x0   | Reserved, do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

#### 4.4.12 LMK3H0102A015 R11 Register (Address = 0xB) [reset = 0x0000]

| Table 4-51 | R11 | <b>Register Field</b> | Descriptions |
|------------|-----|-----------------------|--------------|
|            |     | rtogiotor i lora      | Booonptiono  |

| Bit  | Field              | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                           |
|------|--------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved           | R/W  | 0x0    | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |
| 14   | SEPARATE_OE_E<br>N | R/W  | 0x0    | This bit enables the separate output enable functionality of the device. If this bit is a '1', then OUT_FMT_SRC_SEL and I2C_ADDR_LSB_SEL must be set to '0'. This field is stored in the EFUSE.<br>Oh: Pin 1 is the output enable for OUT0 and OUT1.<br>1h: Pin 1 is the output enable for OUT0, Pin 2 is the output enable for OUT1. |
| 13:0 | Reserved           | R/W  | 0x0000 | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |

#### 4.4.13 LMK3H0102A015 R12 Register (Address = 0xC) [reset = 0xE800]

#### Table 4-52. R12 Register Field Descriptions

| Bit  | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | I2C_ADDR_LSB_S<br>EL     | R/WL | 0x1   | <ul> <li>I2C peripheral address source. If this bit is a '1', SEPARATE_OE_EN must be '0'.</li> <li>This field is stored in the EFUSE.</li> <li>0h: I2C peripheral address comes entirely from the I2C_ADDR field.</li> <li>1h: The two lowest bits of the I2C peripheral address come from the FMT_ADDR pin, all other bits come from R12[14:10].</li> </ul>                       |
| 14:8 | I2C_ADDR                 | R/WL | 0x68  | I2C peripheral address. After writing to this field, the device responds to the new I2C address. This field is stored in the EFUSE.                                                                                                                                                                                                                                                |
| 7:0  | UNLOCK_PROTEC<br>TED_REG | R/W  | 0x00  | This field locks all registers from R13 onward, in addition to R12[15:8]. Registers R13<br>onward are largely device calibration registers, and must not have contents modified.<br>These registers can be read from normally regardless of the unlock status.<br>5Bh: Unlocks register writes for R12[15:8] and above.<br>Any other value: R12[15:8] and above ignore all writes. |

## 4.5 LMK3H0102A016 Registers

#### 4.5.1 LMK3H0102A016 R0 Register (Address = 0x0) [reset = 0x00C1]

#### Table 4-53. R0 Register Field Descriptions

| Bit   | Field         | Туре | Reset | Description                                                                                                                                                                                                                                           |
|-------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:10 | DIG_CLK_N_DIV | R/W  | 0x00  | Digital State Machine clock rate. Derived from the FOD frequency sourced by the CH0_FOD_SEL multiplexer. The target for the frequency is 50MHz maximum. The actual divide value is the DIG_CLK_N_DIV value plus 2. This field is stored in the EFUSE. |
| 9:3   | FOD0_N_DIV    | R/W  | 0x10  | Integer Ratio of BAW frequency to FOD0 frequency. This field is stored in the EFUSE.                                                                                                                                                                  |
| 2:1   | Reserved      | R    | N/A   | Reserved, do not write to this field.                                                                                                                                                                                                                 |
| 0     | OTP_BURNT     | R/WL | 0x1   | Indicates if the EFUSE has been programmed. If this field is '1', the EFUSE is programmed.                                                                                                                                                            |

#### 4.5.2 LMK3H0102A016 R1 Register (Address = 0x1) [reset = 0xAB99]

#### Table 4-54. R1 Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                        |
|------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | FOD0_NUM[23:16] | R/W  | 0xAB  | High byte of the FOD0 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                           |
| 7:0  | ADC_CLK_N_DIV   | R/W  | 0x99  | ADC clock frequency in MHz, derived directly from BAW. Default is ceil(2467 / 16) - 2<br>= 0x99.<br>TI does not recommend modifying the value of this field. This field is stored in the<br>EFUSE. |

#### 4.5.3 LMK3H0102A016 R2 Register (Address = 0x2) [reset = 0x84EA]

#### Table 4-55. R2 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD0_NUM[15:0] | R/W  | 0x84EA | Lower two bytes of the FOD0 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.5.4 LMK3H1002A016 R3 Register (Address = 0x3) [reset = 0x3001]

#### Table 4-56. R3 Register Field Descriptions

| Bit  | Firld              | Туре | Reset | Description                                                                                                                                                                                                 |
|------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | FOD1_N_DIV         | R/W  | 0x18  | Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE.                                                                                                                        |
| 8    | CH1_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 1. This field is<br>stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                           |
| 7    | CH1_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 1 or using the Edge Combiner as the input source for Output Driver 1. This field is stored in the EFUSE.<br>Oh: Channel Divider 1 input<br>1h: Edge Combiner input    |
| 6    | OUT1_DISABLE_STATE | R/W  | 0x0   | When OUT1 is disabled, this bit selects whether the OUT1_P and OUT1_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable. |

**T** - 1- 1

4 50

-



| Bit | Firld              | Туре | Reset | Description                                                                                                                                                                                                          |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | OUT0_DISABLE_STATE | R/W  | 0x0   | When OUT0 is disabled, this bit selects whether the OUT0_P and OUT0_N<br>pins are forced to GND or tri-stated. This field is stored in the EFUSE.<br>0h: Forced to GND on disable.<br>Tri-state on disable.          |
| 4   | CH0_FOD_SEL        | R/W  | 0x0   | Selects the FOD to use as the input source for Channel Divider 0. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                       |
| 3   | CH0_EDGE_COMB_EN   | R/W  | 0x0   | Selects between using Channel Divider 0 or using the Edge Combiner as the input source for Output Driver 0. This field is stored in the EFUSE.<br>0h: Channel Divider 0 input<br>1h: Edge Combiner input             |
| 2:0 | CH0_DIV            | R/W  | 0x1   | Divider value for Channel Divider 0. This field is stored in the EFUSE.<br>0h: Channel Divider disabled.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40 |

Devictory Field December (constitutions)

#### 4.5.5 LMK3H0102A016 R4 Register (Address = 0x4) [reset = 0x0000]

| Table 4-57. R4 Register Field Descriptions | <b>R4 Register Field Descriptions</b> |
|--------------------------------------------|---------------------------------------|
|--------------------------------------------|---------------------------------------|

| Bit  | Field        | Туре | Reset  | Description                                                                                                                                                                               |
|------|--------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved     | R    | 0x0    | Reserved                                                                                                                                                                                  |
| 14:2 | SSC_STEPS    | R/W  | 0x0000 | Number of steps in each segment of the triangular profile for SSC. See the data sheet for instructions on how to calculate this value. This field is stored in the EFUSE.                 |
| 1    | SSC_MOD_TYPE | R/W  | 0x0    | Selects between down-spread or center-spread modulation for custom SSC configurations. This field is stored in the EFUSE.<br>0h: Down-spread modulation.<br>1h: Center-spread modulation. |
| 0    | SSC_EN       | R/W  | 0x0    | Enable SSC. This field is stored in the EFUSE.<br>0h: SSC Disabled.<br>1h: SSC Enabled.                                                                                                   |

## 4.5.6 LMK3H0102A016 R5 Register (Address = 0x5) [reset = 0x0000]

#### Table 4-58. R5 Register Field Descriptions

| Bit  | Field         | Туре | Reset  | Description                                                                    |
|------|---------------|------|--------|--------------------------------------------------------------------------------|
| 15:0 | SSC_STEP_SIZE | R/W  | 0x0000 | Numerator increment value per step for SSC. This field is stored in the EFUSE. |

#### 4.5.7 LMK3H0102A016 R6 Register (Address = 0x6) [reset = 0x1566]

|       | Table 4-59. R6 Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------|--------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Field                                      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 15:13 | CH1_DIV                                    | R/W  | 0x0   | Divider value for Channel Divider 1. This field is stored in the EFUSE.<br>0h: Channel Divider disabled. Set CH1_DIV to '0' when using the edge combiner for<br>OUT1.<br>1h: FOD / 2<br>2h: FOD / 4<br>3h: FOD / 6<br>4h: FOD / 8<br>5h: FOD / 10<br>6h: FOD / 20<br>7h: FOD / 40                                                                                                                                                                                                   |  |  |  |
| 12:5  | FOD1_NUM[23:16]                            | R/W  | 0xAB  | High byte of the FOD1 fractional divide value. The value of this field changes from device to device. This field is stored in the EFUSE.                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 4:3   | OUT0_SLEW_RAT<br>E                         | R/W  | 0x0   | Slew rate control for OUT0. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                      |  |  |  |
| 2:0   | OUT0_FMT                                   | R/W  | 0x6   | Selects the output format for OUT0. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled, 180 degrees out of phase.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |  |  |  |

#### Table 4 50, B6 Degister Field Descriptions

#### 4.5.8 LMK3H0102A016 R7 Register (Address = 0x7) [reset = 0x241D]

### Table 4-60. R7 Register Field Descriptions

| Bit   | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |
|-------|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved              | R    | 0x0   | Reserved                                                                                                                                                                                                                                                                                     |
| 14:13 | REF_CTRL_PIN_F<br>UNC | R/W  | 0x1   | Sets the function of the REF_CTRL pin. This field is stored in the EFUSE.<br>0h: REF_CTRL pin disabled, pulled to GND.<br>1h: REF_CTRL pin disabled, tri-state.<br>2h: REF_CTRL pin functions as an additional LVCMOS REF_CLK output.<br>3h: REF_CTRL pin functions as "clock ready" signal. |
| 12:11 | REF_CLK_DIV           | R/W  | 0x0   | REF_CLK output divisor value when REF_CTRL is used as REF_CLK. This field is<br>stored in the EFUSE.<br>0h: REF_CLK disabled.<br>1h: FOD / 2.<br>2h: FOD / 4.<br>3h: FOD / 8.                                                                                                                |
| 10    | Reserved              | R/W  | 0x1   | Reserved. Do not write any value other than '1' to this field.                                                                                                                                                                                                                               |
| 9     | REF_CLK_FOD_S<br>EL   | R/W  | 0x0   | Select the FOD used to generate the REF_CLK output. This field is stored in the EFUSE.<br>0h: FOD0.<br>1h: FOD1.                                                                                                                                                                             |



|     |                     | Table | e 4-60. R7 | 7 Register Field Descriptions (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|---------------------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field               | Туре  | Reset      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8   | OUT1_EN             | R/W   | 0x0        | Output Enable bit for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is disabled.<br>1h: OUT1 is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7   | OUT1_CH_SEL         | R/W   | 0x0        | Selects the source for OUT1. This field is stored in the EFUSE.<br>0h: OUT1 is sourced from Channel Divider 0 if CH0_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH0_EDGE_COMB_EN is a '1'.<br>1h: OUT1 is sourced from Channel Divider 1 if CH1_EDGE_COMB_EN is a '0', or the<br>Edge Combiner if CH1_EDGE_COMB_EN is a '1'.                                                                                                                                                                                                     |
| 6:5 | OUT1_SLEW_RAT<br>E  | R/W   | 0x0        | Slew rate control for OUT1. This field is stored in the EFUSE.<br>Only applies to differential output formats.<br>0h: Between 2.3V/ns and 3.5V/ns.<br>1h: Between 2.0V/ns and 3.2V/ns.<br>2h: Between 1.7V/ns and 2.8V/ns.<br>3h: Between 1.4V/ns and 2.7V/ns.                                                                                                                                                                                                                                                                          |
| 4:2 | OUT1_FMT            | R/W   | 0x7        | Selects the output format for OUT1. This field is stored in the EFUSE.         0h: LP-HCSL 100Ω Termination.         1h: LP-HCSL 85Ω Termination.         2h: AC-coupled LVDS.         3h: DC-coupled LVDS.         4h: LVCMOS, OUTx_P enabled, OUTx_N disabled.         5h: LVCMOS, OUTx_P disabled, OUTx_N enabled.         6h: LVCMOS, OUTx_P enabled, OUTx_N enabled.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, 180 degrees out of phase.         7h: LVCMOS, OUTx_P enabled, OUTx_N enabled, OUTx_P and OUTx_N in phase. |
| 1   | OUT0_EN             | R/W   | 0x0        | Output Enable bit for OUT0. This field is stored in the EFUSE.<br>0h: OUT0 is disabled.<br>1h: OUT0 is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0   | OE_PIN_POLARIT<br>Y | R/W   | 0x1        | OE pin polarity selection. This bit does not affect the polarity of the OUTx_EN bits,<br>only the OE pin. This field is stored in the EFUSE.<br>0h: OE is active high (OE tied to VDD enables outputs).<br>1h: OE is active low (OE tied to GND enables outputs).                                                                                                                                                                                                                                                                       |

#### 4.5.9 LMK3H0102A016 R8 Register (Address = 0x8) [reset = 0x84EA]

#### Table 4-61. R8 Register Field Descriptions

| Bit  | Field          | Туре | Reset  | Description                                                                          |
|------|----------------|------|--------|--------------------------------------------------------------------------------------|
| 15:0 | FOD1_NUM[15:0] | R/W  | 0x84EA | Lower two bytes of the FOD1 fractional divide value. The value of this field changes |
|      |                |      |        | from device to device. This field is stored in the EFUSE.                            |

#### 4.5.10 LMK3H0102A016 R9 Register (Address = 0x9) [reset = 0x6066]

#### Table 4-62. R9 Register Field Descriptions

| Bit   | Field  | Туре | Reset | Description                                                                          |
|-------|--------|------|-------|--------------------------------------------------------------------------------------|
| 15:12 | OTP_ID | R/W  | 0x6   | Configurable field for identifying the OTP configuration. Can be used in I2C mode as |
|       |        |      |       | a 4-bit spare field. This field is stored in the EFUSE.                              |

|      | Table 4-62. R9 Register Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------|--------------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit  | Field                                                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 11:9 | SSC_CONFIG_SEL                                         | R/W  | 0x0   | SSC modulation configuration. If center-spread modulation is desired, then custom SSC configuration is required. Four preconfigured down-spread modulation depths are also available. Any other modulation depths require custom SSC configuration. This field is stored in the EFUSE.<br>Oh: Custom SSC Configuration<br>1h: -0.10% preconfigured down-spread.<br>2h: -0.25% preconfigured down-spread.<br>3h: -0.30% preconfigured down-spread.<br>4h: -0.50% preconfigured down-spread. |  |  |
| 8    | OUT_FMT_SRC_S<br>EL                                    | R/W  | 0x0   | Forces the FMT_ADDR pin to override the output format register settings in OTP<br>Mode. When in I2C mode, the FMT_ADDR pin is never used for this purpose. This<br>field is stored in the EFUSE.<br>0h: FMT_ADDR pin is ignored in OTP mode for output format selection.<br>1h: FMT_ADDR pin overrides the register settings. The output format is LP-HCSL,<br>and the termination resistor values are based on the FMT_ADDR pin state on start-<br>up.                                    |  |  |
| 7:4  | OUT1_LPHSCL_A<br>MP_SEL                                | R/W  | 0x6   | OUT1 output swing level when using LP-HCSL output format. This field is stored in         the EFUSE.         0h: 625mV.         1h: 647mV.         2h: 668mV.         3h: 690mV.         4h: 712mV.         5h: 733mV.         6h: 755mV.         7h: 777mV.         8h: 798mV.         9h: 820mV.         Ah: 842mV.         Bh: 863mV.         Ch: 885mV.         Dh: 907mV.         Eh: 928mV.         Fh: 950mV.                                                                       |  |  |

| 3:0 OUT0_LPHSCL_A<br>MP_SEL<br>NP_SEL<br>NC<br>NP_SEL<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC | stored in |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------|

## Table 4-62. R9 Register Field Descriptions (continued)

#### 4.5.11 LMK3H0102A016 R10 Register (Address = 0xA) [reset = 0x0810]

#### Table 4-63. R10 Register Field Descriptions

| Bit   | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Reserved               | R/W  | 0x0   | Reserved. Only write '0' to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14:11 | PROD_REVID             | R    | 0x1   | Product revision identifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10    | CLK_READY              | R    | 0x0   | CLK_READY status. The REF_CTRL pin mirrors this status signal when the pin functions as a "clock ready" signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9     | Reserved               | R    | 0x0   | Reserved. Do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8     | RB_PIN_15              | R    | 0x0   | Readback of the REF_CTRL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7     | RB_PIN_4               | R    | 0x0   | Readback of the OTP_SEL1/SDA pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6     | RB_PIN_3               | R    | 0x0   | Readback of the OTP_SEL0/SCL pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5     | RB_PIN_2               | R    | 0x0   | Readback of the FMT_ADDR pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4     | DEV_IDLE_STATE_<br>SEL | R/W  | 0x1   | This bit controls the behavior of the device when both outputs are disabled. Placing the device into a low-power state is not recommended for PCIe applications, as the time to re-enable the clocks is extended. This field is stored in the EFUSE.<br>Oh: When both outputs are disabled, the outputs are muted, and the device is placed into a low-power state.<br>1h: When both outputs are disabled, the outputs are muted. The device does not enter a low-power state.                                                                                                                                                                                                                                                                       |
| 3     | PIN_RESAMPLE_D<br>IS   | R/W  | 0x0   | This bit controls the resampling of the device pins when exiting the low power mode.<br>Write this bit while in the low power mode. TI recommends keeping this bit as a<br>'1' unless the functionality is explicitly desired. After PDN, pins 2, 3, 4, and 15 are<br>resampled. Device functionality can change based on new logic level of the pins.<br>0h: Pin resampling is enabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are resampled. If<br>FMT_ADDR is high, the device enters OTP Mode.<br>1h: Pin resampling is disabled. When exiting the low power mode, the FMT_ADDR,<br>OTP_SEL0/SCL, OTP_SEL1/SDA, and FMT_ADDR pins are not resampled. The<br>device remains in I2C Mode. |

| Bit | Field                | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|-----|----------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2   | OTP_AUTOLOAD_<br>DIS | R/W  | 0x0   | <ul> <li>This bit controls the behavior of the device when exiting the low power mode. Write this bit while in the low power mode. TI recommends keeping this bit as a '1' unless the functionality is explicitly desired.</li> <li>0h: OTP autoload is enabled. When exiting the low power mode, the contents of OTP Page 0 are written to the device registers.</li> <li>1h: OTP autoload is disabled. When exiting the low power mode, the contents of OTP Page 0 are not written to the device registers.</li> </ul> |  |
| 1   | PDN                  | R/W  | 0x0   | Writing a '1' to this bit puts the device into a low power state.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 0   | Reserved             | R/W  | 0x0   | Reserved, do not write to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

#### Table 4-63. R10 Register Field Descriptions (continued)

## 4.5.12 LMK3H0102A016 R11 Register (Address = 0xB) [reset = 0x0000]

#### Table 4-64. R11 Register Field Descriptions

| Bit  | Field              | Туре | Reset  | Description                                                                                                                                                                                                                                                                                                                           |
|------|--------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved           | R/W  | 0x0    | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |
| 14   | SEPARATE_OE_E<br>N | R/W  | 0x0    | This bit enables the separate output enable functionality of the device. If this bit is a '1', then OUT_FMT_SRC_SEL and I2C_ADDR_LSB_SEL must be set to '0'. This field is stored in the EFUSE.<br>Oh: Pin 1 is the output enable for OUT0 and OUT1.<br>1h: Pin 1 is the output enable for OUT0, Pin 2 is the output enable for OUT1. |
| 13:0 | Reserved           | R/W  | 0x0000 | Reserved, only write '0' to this field.                                                                                                                                                                                                                                                                                               |

### 4.5.13 LMK3H0102A016 R12 Register (Address = 0xC) [reset = 0xE800]

#### Table 4-65. R12 Register Field Descriptions

| Bit  | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | I2C_ADDR_LSB_S<br>EL     | R/WL | 0x1   | <ul> <li>I2C peripheral address source. If this bit is a '1', SEPARATE_OE_EN must be '0'.</li> <li>This field is stored in the EFUSE.</li> <li>0h: I2C peripheral address comes entirely from the I2C_ADDR field.</li> <li>1h: The two lowest bits of the I2C peripheral address come from the FMT_ADDR pin, all other bits come from R12[14:10].</li> </ul>                       |
| 14:8 | I2C_ADDR                 | R/WL | 0x68  | I2C peripheral address. After writing to this field, the device responds to the new I2C address. This field is stored in the EFUSE.                                                                                                                                                                                                                                                |
| 7:0  | UNLOCK_PROTEC<br>TED_REG | R/W  | 0x00  | This field locks all registers from R13 onward, in addition to R12[15:8]. Registers R13<br>onward are largely device calibration registers, and must not have contents modified.<br>These registers can be read from normally regardless of the unlock status.<br>5Bh: Unlocks register writes for R12[15:8] and above.<br>Any other value: R12[15:8] and above ignore all writes. |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated