JAJSQZ5A - JUNE 2024 - REVISED DECEMBER 2024 # TPS7H60x5-SP および TPS7H60x5-SEP 放射線耐性保証、ハーフ ブリッジ GaN FET ゲート ドライバ ## 1 特長 - 耐放射線特性: - 吸収線量 (TID) 100krad(Si) までの放射線耐性保 証 (RHA) - シングル イベント過渡 (SET)、シングル イベント バ ーンアウト (SEB)、シングル イベント ゲートラプチ ャー (SEGR) の 線エネルギー付与 (LET) に対する耐性 = 75MeV- - LET = 75MeV-cm<sup>2</sup>/mg まで、SET (シングル イベ ント過渡) および SEFI (シングル イベント機能割り 込み)特性を評価済み - ピークソース電流 1.3A、ピーク シンク電流 2.5A - 2 つの動作モード: - デッドタイムを調整可能な 1 つの PWM 入力 - **2** つの独立した入力 - 独立入力モードで選択可能な入力インターロック保護 - 分割出力は、ターンオン時間とターンオフ時間を調整 - 独立入力モードでの伝搬遅延 30ns (標準値) - 遅延マッチング:5.5ns (標準値) - ASTM E595 に準拠したガス排出試験済みのプラスチ ック パッケージ - 軍事用温度範囲 (-55°C~125°C) で利用可能 # 2 アプリケーション - 人工衛星の電源 - モータドライブ - リアクション ホイール - 通信ペイロード - 光学画像処理ペイロード - 衛星用電源システム (EPS) アプリケーション概略図 ## 3 概要 TPS7H60x5 シリーズの放射線耐性保証 (RHA) 窒化ガリ ウム (GaN) 電界効果トランジスタ (FET) ゲート ドライバ は、高周波数で高効率の大電流アプリケーション向けに 設計されています。このシリーズは、TPS7H6005 (200V 定格)、TPS7H6015 (60V 定格)、TPS7H6025 (22V 定 格) で構成されています。 いずれのデバイスも 56 ピン HTSSOP プラスチック パッケージを採用しており、QMLP と宇宙用強化プラスチック (SEP) グレードの両方で供給さ れます。本ドライバは調整可能なデッドタイム機能、30ns の小さい伝搬遅延、5.5ns のハイサイド / ローサイド マッ チングを特長としています。また、これらの部品はハイサイ ド/ローサイド LDO を内蔵しており、電源電圧にかかわら ず 5V の駆動電圧を保証します。TPS7H60x5 ドライバに は分割ゲート出力があり、出力のターンオンとターンオフ の強度を別々に調整可能な柔軟性があります。 TPS7H60x5 ドライバには、独立入力モード (IIM) と PWM モードの 2 つの制御入力モードがあります。IIM で は、各出力が専用の入力によって制御されます。 PWM モ ードでは、単一の入力から2つの補完的な出力信号が生 成され、ユーザーは各エッジについてデッドタイムを調整 できます。 また、ゲートドライバは、独立入力モードでユーザーが構 成可能な入力インターロックを提供し、アンチシュートスル 一保護を実現します。入力インターロックにより、両方の入 力が同時にオンになると、両方の出力をオンにすることは できません。ユーザーは独立入力モードでこの保護をイネ ーブルまたはディセーブルにするオプションを利用できる ため、ドライバをさまざまなコンバータ構成で使用できま す。このドライバは、ハーフブリッジとデュアル ローサイド の両方のコンバータアプリケーションでも使用できます。 #### 製品情報 | AT FIT HASE | | | | | | |----------------------------------|----------|--------------------------------|--|--|--| | 部品番号 <sup>(1)</sup> | グレード | 本体サイズ <sup>(2)</sup> | | | | | 5962R2220104PYE <sup>(4)</sup> | QMLP-RHA | | | | | | TPS7H6005MDCATSEP | SEP | | | | | | 5962R2220105PYE <sup>(4)</sup> | QMLP-RHA | 56 ピンのプラスチック<br>6.1mm × 14.0mm | | | | | TPS7H6015MDCATSEP(5) | SEP | 質量=119mg <sup>(3)</sup> | | | | | 5962R2220106PYE <sup>(4)</sup> | QMLP-RHA | | | | | | TPS7H6025MDCATSEP <sup>(5)</sup> | SEP | | | | | - 詳細は、デバイスオプション表をご覧ください。 - (2) 本体サイズ (長さ×幅) は公称値であり、ピンは含まれません。 - (3) 質量は公称値です。 - 製品プレビュー。 (4) - (5)事前情報。 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----------------| | 2 アプリケーション | 1 | | 3 概要 | 1 | | 4 Device Comparison Table | 3 | | 5 Device Options Table | | | 6 Pin Configuration and Functions | 5 | | 7 Specifications | 8 | | 7.1 Absolute Maximum Ratings | 8 | | 7.2 ESD Ratings | 8 | | 7.3 Recommended Operating Conditions | <mark>9</mark> | | 7.4 Thermal Information | g | | 7.5 Electrical Characteristics | 10 | | 7.6 Switching Characteristics | 12 | | 7.7 Quality Conformance Inspection | 13 | | 7.8 Typical Characteristics | 14 | | 8 Detailed Description | 22 | | 8.1 Overview | | | 8.2 Functional Block Diagram | 22 | | 8.3 Feature Description | <mark>23</mark> | |-----------------------------------------|-----------------| | 8.4 Device Functional Modes | 31 | | 9 Application and Implementation | 32 | | 9.1 Application Information | | | 9.2 Typical Application | 33 | | 9.3 Power Supply Recommendations | 38 | | 9.4 Layout | 38 | | 10 Device and Documentation Support | | | 10.1 Documentation Support | 40 | | 10.2ドキュメントの更新通知を受け取る方法 | 40 | | 10.3 サポート・リソース | 40 | | 10.4 Trademarks | 40 | | 10.5 静電気放電に関する注意事項 | 40 | | 10.6 用語集 | 40 | | 11 Revision History | | | 12 Mechanical, Packaging, and Orderable | | | Information | 41 | | | | # **4 Device Comparison Table** | DEVICE | ABSOLUTE MAXIMUM VOLTAGE <sup>(1)</sup> RECOMMENDED OPERATING VOLTAGE | | | |------------------------------|-----------------------------------------------------------------------|------|--| | TPS7H6005 <sup>(2)</sup> | 200V | 150V | | | TPS7H6015 <sup>(2) (3)</sup> | 60V | 45V | | | TPS7H6025 <sup>(2) (3)</sup> | 22V | 14V | | - (1) This represents the "SW to GND" voltage rating of the devices as shown in the Specifications section. - (2) Product preview (QMLP). - (3) Advance information (SEP). # **5 Device Options Table** | GENERIC PART<br>NUMBER | RADIATION RATING <sup>(1)</sup> | GRADE <sup>(2)</sup> | PACKAGE | ORDERABLE PART<br>NUMBER | |------------------------|--------------------------------------------------------------------------------|------------------------|----------------------------------|----------------------------------| | TPS7H6005-SP | TID up to 100krad(Si) RLAT and DSEE free up to LET = 75MeV-cm <sup>2</sup> /mg | QMLP-RHA | | 5962R2220104PYE <sup>(3)</sup> | | TPS7H6005-SEP | TID up to 50krad(Si) RLAT and DSEE free up to LET = 43MeV-cm <sup>2</sup> /mg | Space Enhanced Plastic | | TPS7H6005MDCATSEP | | TPS7H6015-SP | TID up to 100krad(Si) RLAT and DSEE free up to LET = 75MeV-cm <sup>2</sup> /mg | QMLP-RHA | 56-pin TSSOP | 5962R2220105PYE <sup>(3)</sup> | | TPS7H6015-SEP | TID up to 50krad(Si) RLAT and DCA | | TPS7H6015MDCATSEP <sup>(4)</sup> | | | TPS7H6025-SP | TID up to 100krad(Si) RLAT and DSEE free up to LET = 75MeV-cm <sup>2</sup> /mg | QMLP-RHA | | 5962R2220106PYE <sup>(3)</sup> | | TPS7H6025-SEP | TID up to 50krad(Si) RLAT and DSEE free up to LET = 43MeV-cm <sup>2</sup> /mg | Space Enhanced Plastic | | TPS7H6025MDCATSEP <sup>(4)</sup> | <sup>(1)</sup> TID is total ionizing dose and DSEE is destructive single event effects. Additional information is available in the associated TID and SEE radiation reports for the device. <sup>(2)</sup> For additional information about part grade, view SLYB235. <sup>(3)</sup> Product preview. <sup>(4)</sup> Advance information. # **6 Pin Configuration and Functions** 図 6-1. DCA Package 56-Pin TSSOP (Top View) 表 6-1. Pin Functions | | PIN | I/O <sup>(1)</sup> | DESCRIPTION | | |--------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NUMBER | NAME | 1/0(*/ | | | | 8 | воот | I | Input voltage supply of the high-side linear regulator. The external bootstrap capacitor is placed between BOOT and ASW. The cathode of the external bootstrap diode is connected to this pin. A Zener diode clamp may be needed between BOOT and ASW in order to not exceed the absolute maximum electrical rating. | | | 9–13 | ASW | _ | High-side driver signal return. ASW(9) is internally connected to PSW and the high-side thermal pad. Connect ASW(10-13) to ASW externally. | | # 表 6-1. Pin Functions (続き) | | PIN | I/O <sup>(1)</sup> | DESCRIPTION | |------------|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | 1/0(1) | DESCRIPTION | | 16 | BST | 0 | For bootstrap charging that utilizes the internal bootstrap switch, this pin serves as the bootstrap diode anode connection point. The external high-side bootstrap capacitor can be charged through this pin using the input voltage applied to VIN, internal bootstrap switch, and external bootstrap diode(s). | | 17 | BP7L | 0 | Low-side 7V linear regulator output. A minimum of 1µF capacitance is required from BP7L to AGND. | | 18 | VIN | I | Gate driver input voltage supply. Input voltage range is from 10V to 14V. This pin serves as the input to the low-side linear regulators and the internal bootstrap switch. For bootstrap charging directly from the input voltage, VIN also serves as the bootstrap diode anode connection point. | | 15, 19, 25 | AGND | _ | Low-side driver signal return. AGND(15) and AGND(19) are internally connected to PGND and the low-side thermal pad. Connect AGND(25) to AGND externally. | | 20 | DHL | I | High-side to low-side dead time set. In PWM mode, a resistor from DHL to AGND sets the dead time between the high-side turn-off and low-side turn-on. In independent input mode (IIM), DHL is used to configure the input interlock protection of the driver. DHL is connected to BP5L in IIM with interlock enabled. A resistor valued between $100k\Omega$ and $220k\Omega$ is connected from DHL to AGND for IIM with interlock disabled. | | 21 | DLH | I | Low-side to high-side dead time set. In PWM mode, a resistor from DLH to AGND sets the dead time between the low-side turn-off and high-side turn-on. In independent input mode (IIM), DLH is used to configure the input interlock protection of the driver. A resistor valued between $100 \mathrm{k}\Omega$ and $220 \mathrm{k}\Omega$ is connected from DLH to AGND for IIM with interlock enabled. DLH is connected to BP5L in IIM with interlock disabled. | | 22 | PGOOD | 0 | Power good pin. Asserts low when any of the low-side internal linear regulators or VIN goes into undervoltage lockout. Requires a $10k\Omega$ pull-up resistor to BP5L. | | 23 | EN_HI | 1 | Enable input or high-side driver control input. In PWM mode this is used as an enable pin. In independent input mode (IIM) this serves as the control input for the high-side driver. | | 24 | PWM_LI | 1 | PWM input or low-side driver control input. In PWM mode this is used as the PWM input to the gate driver. In independent input mode (IIM) this serves as the control input for the low-side driver. | | 29–32, 42 | PGND | _ | Low-side power ground. Connect to the source of the low-side GaN FET. Internally connected to AGND and low-side thermal pad. Connect to AGND at printed circuit board level. | | 33–35 | BP5L | 0 | Low-side 5V linear regulator output. A minimum of 1µF capacitance is required from BP5L to PGND. | | 36–38 | LOH | 0 | Low-side driver source current ouput. Connect to the gate of low-side GaN FET with short, low inductance path. A resistor between LOH and the gate of the GaN FET can be used to adjust the turn-on speed. | | 39–41 | LOL | 0 | Low-side driver sink current output. Connect to the gate of the low-side GaN FET with short, low inductance path. A resistor between LOL and the gate of the GaN FET can be used to adjust the turn-off speed. | | 44–47 | PSW | _ | Switch node connection. Connect to the source of the high-side GaN FET. Internally connected to ASW and high-side thermal pad. Connect to ASW at printed circuit board level. | | 48–50 | BP5H | 0 | High-side 5V linear regulator output. A minimum of 1µF capacitance is required from BP5H to PSW. | | 51–53 | НОН | 0 | High-side driver source current output. Connect to the gate of the high-side GaN FET with short, low inductance path. A resistor between HOH and the gate of the GaN FET can be used to adjust the turn-on speed. | | 54–56 | HOL | 0 | High-side driver sink current output. Connect to the gate of the high-side GaN FET with short, low inductance path. A resistor between HOL and the gate of the GaN FET can be used to adjust the turn-off speed. | # 表 6-1. Pin Functions (続き) | | PIN | I/O <sup>(1)</sup> | DESCRIPTION | | |------------------------|----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NUMBER | NAME | 1/0 | | | | 1–7, 14, 26–<br>28, 43 | NC | _ | No connect. These pins are not connected internally. Pins 1-7 and 26-28 can be left unconnected or connected to the respective reference voltage (ASW or AGND) in order to avoid floating metal and prevent charge buildup. For pins 14 and 43, these are recommended to be left unconnected in order to meet the requirements of IEC-60664 for creepage and clearance. Ultimately, the connections of pins 14 and 43 are left to the discretion of the user based on the specific creepage and clearance guidelines that are selected for the design. | | | _ | PSW PAD | _ | High-side thermal pad. Internally connected to ASW(9) and PSW. Should be connected to ASW pins. | | | _ | PGND PAD | _ | Low-side thermal pad. Internally connected to AGND(15), AGND(19) and PGND. Should be connected to AGND pins. | | (1) I = Input, O = Output, I/O = Input or Output, — = Other # 7 Specifications # 7.1 Absolute Maximum Ratings over operating temperature (unless otherwise noted)(1) | | MIN | MAX | UNIT | |---------------------------------------------------|-----------------------|-------------------------|------| | VIN to AGND | -0.3 | 16 | V | | BP7L to AGND | -0.3 | 8 | V | | BP5L to AGND | -0.3 | 7 | V | | BP5H to SW | -0.3 | 7 | V | | BOOT to SW | -0.3 | V <sub>SW</sub> + 16 | V | | EN_HI | -0.3 | 16 | V | | PWM_LI | -0.3 | 16 | V | | DHL, DLH | -0.3 | V <sub>BP5L</sub> + 0.3 | V | | LOH, LOL | -0.3 | V <sub>BP5L</sub> + 0.3 | V | | HOH, HOL | V <sub>SW</sub> - 0.3 | V <sub>BP5H</sub> + 0.3 | V | | PGOOD | -0.3 | V <sub>BP5L</sub> + 0.3 | V | | SW to AGND (TPS7H6005) | -10 | 200 | V | | SW to AGND (TPS7H6015) | -10 | 60 | V | | SW to AGND (TPS7H6025) | -10 | 22 | V | | BOOT to AGND (TPS7H6005) | 0 | 216 | V | | BOOT to AGND (TPS7H6015) | 0 | 76 | V | | BOOT to AGND (TPS7H6025) | 0 | 38 | V | | BST to AGND | -0.3 | 16 | V | | BST current (3µs transient pulse, non-repetitive) | | 4 | Α | | Junction temperature, T <sub>J</sub> | <b>–</b> 55 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions | | MIN | NOM MAX | UNIT | |--------------------------------|---------------------|----------------------|------| | VIN to AGND | 10 | 14 | V | | EN_HI | 0 | 14 | V | | PWM_LI | 0 | 14 | V | | BOOT to SW | V <sub>SW</sub> + 8 | V <sub>SW</sub> + 14 | V | | SW (TPS7H6005) | -10 | 150 | V | | SW (TPS7H6015) | -10 | 45 | V | | SW (TPS7H6025) | -10 | 14 | V | | SW slew rate | | 100 | V/ns | | VIN slew rate | | 0.03 | V/µs | | PWM_LI, EN_HI slew rate | 2 | | V/µs | | Operating junction temperature | -55 | 125 | °C | # 7.4 Thermal Information | | | TPS7H60x5 | | |------------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | HTSSOP | UNIT | | | | 56 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 21.4 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 9.2 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 5.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 5.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.5 Electrical Characteristics Specifications are over ambient temperature operating range $T_A = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ , VIN = 10V to 14V, $V_{BP5L} = V_{BP5H} = 5\text{V}$ , and no load on LOH, LOL, HOH, and HOL (unless otherwise noted). | | PARAMETER | TEST CONDI | TIONS | SUBGROUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------|----------------------------------------|-----------------------------|-------------------------|------|------|-------|------| | SUPPLY C | JRRENTS | | | | | | | | | | Low-side quiescent current | VIN = 12V, BOOT = 10V | MODE = PWM,<br>EN = 0V | 1, 2, 3 | | 5 | 6.8 | mA | | I <sub>QLS</sub> | Low-side quiescent current | VIIV = 12V, BOOT = 10V | MODE = IIM, LI<br>= HI = 0V | 1, 2, 3 | | 5 | 8 | MA | | ı | High side swippent suggest | VIN - 12V POOT - 10V | MODE = PWM,<br>EN = 0V | 1, 2, 3 | | 4 | 6.3 | A | | QHS | High-side quiescent current | VIN = 12V, BOOT = 10V | MODE = IIM, LI<br>= HI = 0V | 1, 2, 3 | | 4 | 6.3 | mA | | QBG | BOOT to AGND quiescent current (TPS7H6005) | SW = 100V, BOOT = 110V | | | | 20 | | μA | | QBG | BOOT to AGND quiescent current (TPS7H6015) | SW = 28V, BOOT = 38V | | | 15 | | μA | | | QBG | BOOT to AGND quiescent current (TPS7H6025) | SW = 12V, BOOT = 22V | | | 10 | | μA | | | OP_BG | BOOT to AGND operating current (TPS7H6005) | SW = 100V, BOOT = 110V | | | 20 | | μA | | | I <sub>OP_BG</sub> | BOOT to AGND operating current (TPS7H6015) | SW = 28V, BOOT = 38V | SW = 28V, BOOT = 38V | | | 15 | | μA | | I <sub>OP_BG</sub> | BOOT to AGND operating current (TPS7H6025) | SW = 12V, BOOT = 22V | | | | 10 | | μA | | | | | f = 500kHz | 1, 2, 3 | | 6 | 9 | | | | | MODE = PWM, no load for LOL and LOH | f = 1MHz | 1, 2, 3 | | 8 | 11 | | | | | | f = 2MHz | 1, 2, 3 | | 12 | 16 | | | I <sub>OP_LS</sub> | | | f = 5MHz | 1, 2, 3 | | 20 | 30 | | | | Low-side operating current | | f = 500kHz | 1, 2, 3 | | 6 | 9 | mA | | | | MODE = IIM, no load for | f = 1MHz | 1, 2, 3 | | 8 | 12 | mA | | | | LOL and LOH | f = 2MHz | 1, 2, 3 | | 11 | 17 | | | | | | f = 5MHz | 1, 2, 3 | | 20 | 30 | | | | | MODE = PWM, no load<br>for HOL and HOH | f = 500kHz | 1, 2, 3 | | 5 | 6.5 | | | | | | f = 1MHz | 1, 2, 3 | | 5.3 | 8 | | | | | | f = 2MHz | 1, 2, 3 | | 7 | 10.5 | | | | Llimb side appreting augrent | | f = 5MHz | 1, 2, 3 | | 13 | 19 | | | I <sub>OP_HS</sub> | High-side operating current | | f = 500kHz | 1, 2, 3 | | 4.5 | 6.5 | | | | | MODE = IIM, no load for | f = 1MHz | 1, 2, 3 | | 5.3 | 8 | | | | | HOL and HOH | f = 2MHz | 1, 2, 3 | | 7 | 10.5 | | | | | | f = 5MHz | 1, 2, 3 | | 11.7 | 15 | | | LOW-SIDE | TO HIGH-SIDE CAPACITANCE | | | | | | ' | | | | Low-side to high-side capacitance | Low-side pins shorted together | ether and high-side | | | 6 | | pF | | GATE DRIV | /ER | | | | | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 100mA | | 1, 2, 3 | | 0.07 | 0.15 | V | | BP5x –<br>V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 100mA | | 1, 2, 3 | | 0.13 | 0.3 | ٧ | | Іон | Peak source current | HOH, LOH = 0V, BP5x = 5V | | 1, 2, 3 | 0.7 | 1.3 | 2.3 | Α | | I <sub>OL</sub> | Peak sink current | HOL, LOL = 5V, BP5x = 5V | / | 1, 2, 3 | 1.6 | 2.5 | 4.6 | Α | | INTERNAL | REGULATORS | 1 | | 1 | | | | | | V <sub>BP5L</sub> | Low-side 5V regulator output voltage | C <sub>BP5L</sub> = 1µF | | 1, 2, 3 | 4.75 | 5.0 | 5.175 | V | | | Required BP5L output capacitor (2) | | | 1, 2, 3 | 1 | | | μF | | V <sub>BP5H</sub> | High-side 5V regulator output voltage | C <sub>BP5H</sub> = 1µF | | 1, 2, 3 | 4.75 | 5.0 | 5.175 | V | | - | Required BP5H output capacitor (2) | | | | 1 | | | μF | # 7.5 Electrical Characteristics (続き) Specifications are over ambient temperature operating range $T_A = -55^{\circ}C$ to 125°C, VIN = 10V to 14V, $V_{BP5L} = V_{BP5H} = 5V$ , and no load on LOH, LOL, HOH, and HOL (unless otherwise noted). | | PARAMETER | TEST CONDIT | TIONS | SUBGROUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------|-----------------------------------------|--------------|-------------------------|------|------|-------|------| | V <sub>BP7L</sub> | 7V regulator output voltage | | | 1, 2, 3 | 6.65 | 7 | 7.35 | V | | | Required BP7L output capacitor (2) | | | | 1 | | | μF | | UNDERVO | OLTAGE PROTECTION | | | | | | | | | BP5H <sub>R</sub> | BP5H UVLO rising threshold | C <sub>BP5H</sub> = 1µF | | 1, 2, 3 | 4.0 | 4.25 | 4.5 | V | | BP5H <sub>F</sub> | BP5H UVLO falling threshold | C <sub>BP5H</sub> = 1µF | | 1, 2, 3 | 3.8 | 4.05 | 4.3 | V | | BP5H <sub>H</sub> | BP5H UVLO hysteresis | C <sub>BP5H</sub> = 1µF | | | | 0.2 | | V | | BP5L <sub>R</sub> | BP5L UVLO rising threshold | C <sub>BP5L</sub> = 1µF | | 1, 2, 3 | 4.0 | 4.25 | 4.5 | V | | BP5L <sub>F</sub> | BP5L UVLO falling threshold | C <sub>BP5L</sub> = 1µF | | 1, 2, 3 | 3.8 | 4.05 | 4.3 | V | | BP5L <sub>H</sub> | BP5L UVLO hysteresis | C <sub>BP5L</sub> = 1µF | | | | 0.2 | | V | | BP7L <sub>R</sub> | BP7L UVLO rising threshold | C <sub>BP7L</sub> = 1µF | | 1, 2, 3 | 6.2 | 6.5 | 6.8 | V | | BP7L <sub>F</sub> | BP7L UVLO falling threshold | C <sub>BP7L</sub> = 1µF | | 1, 2, 3 | 5.9 | 6.2 | 6.5 | V | | BP7L <sub>H</sub> | BP7L UVLO hysteresis | C <sub>BP7L</sub> = 1µF | | | | 0.3 | | V | | VIN <sub>R</sub> | VIN UVLO rising threshold | | | 1, 2, 3 | 8.0 | 8.6 | 9.0 | V | | VIN <sub>F</sub> | VIN UVLO falling threshold | | | 1, 2, 3 | 7.5 | 8.1 | 8.5 | V | | VIN <sub>H</sub> | VIN UVLO hysteresis | | | | | 0.5 | | V | | BOOTR | BOOT UVLO rising threshold | | | 1, 2, 3 | 6.6 | 7.1 | 7.4 | V | | BOOT <sub>F</sub> | BOOT UVLO falling threshold | | | 1, 2, 3 | 6.2 | 6.65 | 7 | V | | BOOT <sub>H</sub> | BOOT UVLO hysteresis | | | | | 0.45 | | V | | INPUT PIN | is | | | | | | | | | V <sub>IR</sub> | Input rising edge threshold | | | 1, 2, 3 | 1.80 | | 2.65 | V | | V <sub>IF</sub> | Input falling edge threshold | | | 1, 2, 3 | 1.15 | | 1.85 | V | | V <sub>IHYS</sub> | Input hysteresis | | | | | 0.8 | | V | | R <sub>PD</sub> | Input pull-down resistance | V = 2.15V applied at input (<br>PWM_LI) | EN_HI or | 1, 2, 3 | 100 | | 400 | kΩ | | PROGRAM | MMBLE DEAD TIME | | | | | | | | | | | | RLH = 3.32kΩ | 9, 10 , 11 | 0 | 4.5 | 10 | | | | | MODE = PWM, LO falling | RLH = 11.8kΩ | 9, 10 , 11 | 8 | 12 | 15.5 | ns | | T <sub>DLH</sub> | LO off to HO on dead time | to HO rising (90% to | RLH = 21kΩ | 9, 10 , 11 | 15.5 | 21 | 24 | | | | | 10%), f ≤ 2MHz | RLH = 52.3kΩ | 9, 10 , 11 | 36 | 50 | 59 | | | | | | RLH = 105kΩ | 9, 10 , 11 | 74 | 97 | 113.5 | | | | | | RHL = 7.87kΩ | 9, 10 , 11 | 0 | 5 | 10 | | | | | MODE = PWM, HO falling | RHL = 13.3kΩ | 9, 10 , 11 | 6 | 10.5 | 15 | | | T <sub>DHL</sub> | HO off to LO on dead time | to LO rising (90% to 10%), | RHL = 23.7kΩ | 9, 10 , 11 | 16 | 21 | 24.5 | ns | | | | f ≤ 2MHz | RHL = 57.6kΩ | 9, 10 , 11 | 44 | 53 | 61 | | | | | | RHL = 113kΩ | 9, 10 , 11 | 81 | 105 | 125 | | | BOOTSTR | RAP DIODE SWITCH | 1 | 1 | 1 | | | | | | R <sub>BST_SW</sub> | Bootstrap diode switch resistance I <sub>BST_SW</sub> = 100mA | | | 1, 2, 3 | | 0.43 | | Ω | | | Bootstrap diode switch parallel resistance | I <sub>BST_RP</sub> = 1mA | | 1, 2, 3 | 0.8 | 1 | 1.2 | kΩ | | POWER G | GOOD | • | | - | | | I | | | | Logic-low output | I <sub>FLT</sub> = 1mA | | 1, 2, 3 | | | 0.4 | V | | | PGOOD internal resistance | BP5L = 5V, BP7L = 7V, VIN | I = 12V | 1, 2, 3 | 0.7 | 1 | 1.9 | МΩ | | | Minimum BP5L voltage for valid | | | 1, 2, 3 | | 2 | 2.85 | V | <sup>(1)</sup> Subgroups are applicable for QML parts. For subgroup definitions, see Quality Conformance Inspection. <sup>2)</sup> Specified by design; not tested in production. # 7.6 Switching Characteristics Specifications are over ambient temperature operating range $T_A = -55$ °C to 125°C, VIN = 10V to 14V, $V_{BP5L} = V_{BP5H} = 5V$ , and no load on LOH, LOL, HOH, and HOL (unless otherwise noted). | | PARAMETER | TEST CONDI | TIONS | SUBGR<br>OUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|-----------------------------|-----|-----|-----|------| | | LO turnoff propagation delay | MODE = PWM | PWM rising to LOL falling | 9, 10, 11 | | 30 | 48 | no | | t <sub>LPHL</sub> | LO turnoli propagation delay | MODE = IIM LI falling to LOL falling | | 9, 10, 11 | | 27 | 38 | ns | | t <sub>LPLH</sub> | LO turnon propagation delay | MODE = IIM | LI rising to LOH rising | 9, 10, 11 | | 24 | 38 | ns | | <b>t</b> | HO turnoff propagation delay | MODE = PWM | PWM falling to HOL falling | 9, 10, 11 | | 35 | 50 | ns | | t <sub>HPHL</sub> | Tio tumon propagation delay | MODE = IIM | HI falling to HOL falling | 9, 10, 11 | | 30 | 40 | 115 | | t <sub>HPLH</sub> | HO turnon propagation delay | MODE = IIM HI rising to HOH rising | | 9, 10, 11 | | 26 | 40 | ns | | t <sub>MON</sub> | Delay matching LO on and HO off <sup>(3)</sup> | MODE = IIM | | 9, 10, 11 | | 5.5 | 12 | ns | | t <sub>MOFF</sub> | Delay matching LO off and HO on <sup>(3)</sup> | MODE = IIM | 9, 10, 11 | | 1.5 | 4 | ns | | | t <sub>HRC</sub> | HO rise time | | 10% to 90% | 9, 10, 11 | | 3.5 | 7.5 | | | t <sub>LRC</sub> | LO rise time | $C_1 = 1000 pF$ | 10% to 90% | 9, 10, 11 | | 3 | 7.5 | ns | | t <sub>HFC</sub> | HO fall time | CL - 1000pr | 90% to 10% | 9, 10, 11 | | 4 | 5.5 | | | t <sub>LFC</sub> | LO fall time | | 90% to 10% | 9, 10, 11 | | 3 | 5.5 | | | t <sub>PW_IIM</sub> | Minimum input pulse width (turn-on) | MODE = IIM | | 9, 10, 11 | | 5 | 8 | ns | | t <sub>PW_IIM_OFF</sub> | Minimum input pulse width (turn-off) | MODE = IIM | 9, 10, 11 | | 8 | 12 | ns | | | <b>t</b> | Minimum required input pulse | MODE = PWM, DT RLH = $11.9k\Omega$ , reduction $\leq 2ns$ RHL = $13.3k\Omega$ | | | | 22 | | ne | | t <sub>PW_PWM</sub> | width for targeted dead time (2) | MODE = PWM, DT reduction ≤ 3ns | RLH = 21 kΩ,<br>RHL = 23.7kΩ | | | 30 | | ns | <sup>(1)</sup> Subgroups are applicable for QML parts. For subgroup definitions, see the Quality Conformance Inspection table. <sup>2)</sup> Specified by design; not tested in production. <sup>(3)</sup> Specification limits for this parameter are represented as an absolute value. # 7.7 Quality Conformance Inspection MIL-STD-883, Method 5005 - Group A | SUBGROUP | DESCRIPTION | TEMP (°C) | |----------|---------------------|-------------| | 1 | Static tests at | 25 | | 2 | Static tests at | 125 | | 3 | Static tests at | <b>–</b> 55 | | 4 | Dynamic tests at | 25 | | 5 | Dynamic tests at | 125 | | 6 | Dynamic tests at | <b>–</b> 55 | | 7 | Functional tests at | 25 | | 8A | Functional tests at | 125 | | 8B | Functional tests at | <b>–</b> 55 | | 9 | Switching tests at | 25 | | 10 | Switching tests at | 125 | | 11 | Switching tests at | <b>–</b> 55 | ## 7.8 Typical Characteristics # 8 Detailed Description ### 8.1 Overview The TPS7H60x5 series of radiation-hardness-assured (RHA) half-bridge gate drivers are intended for use with enhancement mode GaN FETs. The series consists of the TPS7H6005 (200V driver), TPS7H6015 (60V driver), and the TPS7H6025 (22V driver). Each driver in the series has a 56-pin HTSSOP package and is available in both QMLP and SEP device grades. The drivers can be utilized in high frequency, high efficiency GaN based power converter designs. Each driver is designed to have a propagation delay of 30ns (typical) as well as 5.5ns (typical) high-side to low-side delay matching. The drivers contain high-side and low-side internal linear regulators. These ensure that the gate voltages are maintained at 5V in order to prevent any damage of the GaN devices that are being driven. Split outputs on the high-side and low-side drivers provide the user the flexibility to independently adjust the turn-on and turn-off times of the GaN FETs. An external bootstrap diode is required for the gate drivers and as such, the user has the ability to optimize the diode based on the application. The drivers contain an internal switch in series with the bootstrap diode that can be used to prevent overcharging of the bootstrap capacitor and decreases reverse recovery losses in the diode. The gate drivers have two modes of operation: PWM mode and independent input mode (IIM). The dual mode operation allows for each gate driver to be used with a wide number of PWM controllers to enable both synchronous rectifier control and GaN FET compatibility. The user also has the option to enable input interlock protection in IIM, allowing for anti-shoot through protection in synchronous buck and half-bridge topologies. This protection can also be disabled in IIM if desired, which allows the drivers to be utilized in two-switch forward converters and dual single ended applications. ## 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 Input Voltage During steady state operation, the input voltage of the TPS7H60x5 must be between 10V and 14V. This voltage serves as the input to the two low-side linear regulators, BP5L and BP7L. The external high-side bootstrap capacitor is also charged from VIN (see *Bootstrap Charging*). For best performance, add a bypass capacitor from VIN to AGND. Place this bypass capacitor as close to the gate driver as possible. This bypass capacitor is typically at least ten times greater than the value selected for the bootstrap capacitor. ## 8.3.2 Linear Regulator Operation The TPS7H60x5 contains three internal linear regulators: BP5L, BP7L, and BP5H. BP5L and BP7L are included on the low side of the driver. These linear regulators provide 5V and 7V, respectively, as the nominal output voltages. BP5L is used to power the low-side logic circuitry as well as the low-side gate drive voltage. The BP5L regulator has an accuracy of 5V + 3.5% / -5% to provide the proper voltage for driving GaN FETs. A minimum capacitor of $1\mu$ F is required from the BP5L pin to PGND. BP7L powers the low-side transmitters within the driver. A minimum capacitor of $1\mu$ F is also required from the BP7L pin to AGND. On the high side, the voltage on BOOT serves as the input to the high side linear regulator BP5H. Similar to BP5L on the low-side, this regulator is used to power the high-side logic circuitry while providing the 5V $\pm 3.5\%$ -5% high-side gate voltage to the external FET. A minimum capacitor of 1µF is required from BP5H to PSW. The recommendation for all internal linear regulators is that these not be externally loaded other than where indicated within this document. #### 8.3.3 Bootstrap Operation To generate the power for the high-side gate driver circuitry when used in a half-bridge configuration, the gate driver requires the use of a bootstrap circuit. The selection of the TPS7H60x5 bootstrap components is critical for proper gate driver operation. There are also various methods for bootstrap capacitor charging that can be utilized for this device. #### 8.3.3.1 Bootstrap Charging The TPS7H60x5 provides the user several options for charging the bootstrap capacitor. The flexibility is to allow for operation with a wide range of PWM controllers, and also to allow the user to select an option with trade-offs that are most desirable for the specific application. In both instances, a bootstrap resistor is recommended to limit the bootstrap current during initial startup. The bootstrap resistor and capacitor need to be chosen such that sufficient time is allowed for the re-charge of the capacitor for the specific application. The first option is to allow for charging of the bootstrap capacitor through the internal bootstrap switch of the driver. This switch is internally connected between VIN and BST pins and the bootstrap diode is connected externally between BST (anode) and BOOT (cathode). The bootstrap switch is only on when the low side driver output is on. By disallowing bootstrap charging during the converter dead times, the maximum voltage across the bootstrap capacitor can be reduced. The internal bootstrap switch has a parallel resistance of $1k\Omega$ that allows for slow charging the bootstrap capacitor at start-up before low-side FET turn-on. 図 8-1. Internal Switch Bootstrap Charging Configuration Another option is to charge the bootstrap capacitor directly from VIN. This is a more conventional method used with half-bridge drivers. This option can be considered in a number of use cases, but is particularly helpful in instances where the low-side FET turn-on is not immediate. This is the case when using the TPS7H60x5 with one of the three controllers in the TPS7H500x-SP family that have integrated synchronous rectification outputs. The synchronous rectification outputs are disabled during soft-start, and as such, when implementing a synchronous buck topology the bootstrap capacitor cannot be charged through the internal bootstrap switch of the driver. The bootstrap switch does have the parallel resistor for slow-charging, but sequencing and/or startup requirements for the converter can potientially dictate that the charging need to occur more rapidly. When using the direct VIN charging, the options for preventing overcharging of the bootstrap capacitor are to add a resistor in series with the bootstrap capacitor, to add a Zener diode in parallel with the bootstrap capacitor, or a combination of both. A consideration that must be made if using the Zener diode is that has an associated leakage current during normal operation, which contributes to the overall converter losses. 図 8-2. Direct VIN Bootstrap Charging Configuration Lastly, a dual-charging option can be considered, which is a combination of the bootstrap switch and direct VIN charging methods. This method offers the benefit of circumventing any potential bootstrap charging issues during startup due to the low-side FET not turning on, while also taking advantage of the reduction of bootstrap voltage during normal operation offered by the internal switch. The series resistor used with the bootstrap diode in the direct VIN charging path must be higher than the resistance of the internal bootstrap switch to make sure that the charging is via the bootstrap switch during normal operation. This higher resistor value also effectively reduces the Zener current during normal operation. The trade-off for this configuration is the additional part count. 図 8-3. Dual Bootstrap Charging Configuration #### 8.3.3.2 Bootstrap Capacitor The external bootstrap capacitor that is required for the driver is connected between BOOT and ASW. The bootstrap capacitor voltage serves as the input to the high-side linear regulator BP5H that provides the gate drive voltage for the high-side GaN FET. A general guideline for bootstrap capacitor selection is that its value should be at least 10× greater than the gate capacitance of the high-side GaN FET that is being driven: $$C_{BOOT} \ge 10 \times C_{g} \tag{1}$$ where: C<sub>a</sub> is the gate capacitance for the high-side GaN FET A more detailed calculation of the minimum bootstrap capacitance needed can be found using 式 2: $$C_{\rm BOOT} \ge \frac{Q_{\rm total}}{\Delta V_{\rm BOOT}}$$ (2) $$Q_{\text{total}} = Q_{\text{g}} + I_{\text{QBG}} \times \frac{D_{\text{MAX}}}{f_{\text{SW}}} + \frac{I_{\text{QHS}}}{f_{\text{SW}}}$$ (3) where: - Q<sub>q</sub> is the total gate charge for the high-side GaN FET - I<sub>QBG</sub> is the BOOT to AGND quiescent current - D<sub>MAX</sub> is the maximum duty cycle - I<sub>QHS</sub> is the high-side quiescent current - f<sub>SW</sub> is the switching frequency and $\Delta V_{BOOT}$ is the maximum allowable drop on BOOT for proper operation: $$\Delta V_{BOOT} = VIN - (n \times V_F) - V_{BOOT\ UVLO} \tag{4}$$ where: www.ti.com/ja-jp - VIN is the gate driver input voltage - n is the number of external bootstrap diodes placed in series - V<sub>F</sub> is the forward voltage drop of the bootstrap diode - V<sub>BOOT UVLO</sub> is the falling undervoltage lockout threshold of BOOT (6.65V typical) Using a sufficiently sized capacitor, low frequency motor driver applications can be supported using the TPS7H60x5 devices. Selection of a bootstrap capacitor with low ESR and ESL is recommended. The voltage rating of the bootstrap capacitor should have sufficient margin above the maximum expected bootstrap voltage. #### 8.3.3.3 Bootstrap Diode Regardless of the method of charging the bootstrap capacitor, the TPS7H60x5 requires an external bootstrap diode rated to withstand the input voltage that is applied to the converter power stage in the half-bridge configuration. Care must be taken when selecting the external bootstrap diode. The bootstrap diode needs to be capable of handling peak transient currents that occur during the startup period. Fast recovery diodes should be used in the bootstrap circuit. The user needs to examine the I-V characteristics of the selected diode to verify that the forward voltage under the intended operating conditions does not become too large to trigger the undervoltage lockout of the BP5H regulator. Overall, the user needs to meet the conditions of 式 5: $$VIN - (n \times V_F) \ge V_{BOOT\ UVLO} \tag{5}$$ #### where: - VIN is the gate driver input voltage - n is the number of external bootstrap diodes placed in series - V<sub>F</sub> is the forward voltage drop of the bootstrap diode - V<sub>BOOT UVLO</sub> is the falling undervoltage lockout threshold of BOOT (6.65V typical) #### 8.3.3.4 Bootstrap Resistor The bootstrap resistor is used to (1) limit the peak current during gate driver startup and (2) control the slew rate (dv/dt) at BOOT. The peak current through the bootstrap diode, and through the BST switch if utilized, can become excessively high during the initial charging period. Furthermore, excessive slew rates at BOOT can cause a slight overshoot of the BP5H voltage during startup. To mitigate these issues a bootstrap resistor of at least $2\Omega$ is recommended. While the bootstrap resistor does alleviate peak current and slew rate issues, this resistor in conjunction with the bootstrap capacitor introduces a time constant T: $$\tau = \frac{R_{BOOT} \times C_{BOOT}}{D} \tag{6}$$ #### where: - R<sub>BOOT</sub> is the value of the bootstrap resistor in ohms - C<sub>BOOT</sub> is the value of bootstrap capacitor in Farads - D is the duty cycle of the switching converter The time required to charge and refresh the charge of the bootstrap capacitor needs to be checked against the time constant. Lastly, the resistor can experience high power dissipation during the initial charging period. Select a resistor that can handle the energy during this charging period: $$E = \frac{1}{2} \times C_{BOOT} \times V_{BOOT}^2 \tag{7}$$ #### where: - C<sub>BOOT</sub> is the value of bootstrap capacitor in Farads - V<sub>BOOT</sub> is the final voltage of the bootstrap capacitor #### 8.3.4 High-Side Driver Startup For proper startup up of the high side, the BOOT to SW voltage must be greater than the BOOT UVLO rising threshold value of 6.4V (typical). In half-bridge converter configurations that have a pre-bias voltage present at the output, the bootstrap capacitor may not be able to adequately charge from VIN until the output voltage is sufficiently discharged. This same behavior can be seen during a brownout of VIN in which the input voltage temporarily decreases below the VIN UVLO falling threshold. Upon recovery, the low-side driver will attempt to begin normal operation, but the turn-on of the high-side driver will be delayed due to the output voltage that is present on the converter. This is a problem that is inherent in half-bridge gate drivers. Discharge circuits at the converter output can help alleviate the problem by forcing the output to a low voltage, only after which gate drive startup is attempted. ### 8.3.5 Inputs and Outputs The input pins of the TPS7H60x5 are PWM\_LI and EN\_HI. Each of these pins has an internal pull-down resistance of approximately $200k\Omega$ (typical). The functions of these pins vary depending on the selected mode of operation of the gate driver as described in *Device Functional Modes*. In PWM mode, PWM\_LI serves as the input pin for the single PWM control signal into the driver and EN\_HI is an enable pin for the driver. In independent input mode, PWM\_LI serves as the low-side input and EN\_HI serves as the high-side input. The inputs are capable of withstanding voltages up to 14V, which allows them to be directly connected to the outputs of an analog PWM controller with a power supply voltage less than or equal to 14V. If operating in independent input mode and either of the two input channels PWM\_LI or EN\_HI is not used, it is recommended to connect the input to AGND. Given that the inputs are edge-triggered, it is recommended to use input signals with slew rates faster than $2V/\mu s$ for expected operation. The TPS7H60x5 contains split outputs on both the high-side and low-side. The high-side consists of outputs HOH and HOL, which are the source and sink outputs, respectively. Likewise, the low-side has source output LOH and sink output LOL. These split outputs offer the flexibility to adjust the turn-on and turn-off speed independently by placing additional impedance to either the turn-on or turn-off path of the GaN device that is being driven. These outputs are capable of sourcing 1.3A and sinking 2.5A, typical. #### 8.3.6 Dead Time When operating in PWM mode, resistors to AGND are required on both DLH and DHL to program the dead time. The DHL resistor sets the dead time between high-side output (HO) turn-off to low-side (LO) output turn-on. Likewise, the resistor on DLH sets the dead-time between low-side (LO) turn-off to high-side (HO) turn-on. The resistor can be used to set the dead time from a minimum value of roughly 5ns up to 100ns. The resistor must be populated on both pins to operate the device in this mode. 図 8-4. Timing Waveforms in PWM Mode Showing Dead Time The resistors required to program for a desired dead times are calculated from $$RHL = 1.077 \times T_{DHL} + 1.812 \tag{8}$$ where: - T<sub>DHL</sub> is the desired "HO off to LO on" dead time in ns - RHL is in kΩ $$RLH = 1.064 \times T_{DLH} - 0.630 \tag{9}$$ where: - T<sub>DLH</sub> is the desired "LO off to HO on" dead time in ns - RLH is in kΩ Carefully select dead time to prevent cross-conduction between the high-side and low-side switches, while also minimizing losses during this period. The resistors selected for RHL and RLH are recommended to have a tolerance of 1% or better. #### 8.3.7 Input Interlock Protection The TPS7H60x5 can be configured to have input interlock protection in independent input mode (IIM). To activate the input interlock protection in IIM, DHL must be connected to 5V while DLH has a resistor (valued between $100k\Omega$ and $220k\Omega$ ) connected between the pin and AGND. This protection is intended to improve the robustness and reliability of the power stage with which the driver is being used by preventing shoot-through of the GaN FETs in a half-bridge configuration. In any instance when the protection is enabled and both inputs are logic high, the internal logic turns both of the outputs off. Both outputs remain off until one of the inputs goes low, in which case the outputs follow the input logic. There is no fixed time deglitching for this feature in order to not impact the propagation delay and dead time of the driver. Small filters at the inputs of the driver can be utilized to improve robustness in noise prone applications. 図 8-5. Input Interlock Protection in Independent Input Mode ### 8.3.8 Undervoltage Lockout and Power Good (PGOOD) The TPS7H60x5 has undervoltage lockout (UVLO) on BP5L, BP7L, BP5H, BOOT, and VIN. When the output voltage on any of the low-side linear regulators or VIN falls below the UVLO threshold (4.05V for the BP5L linear regulator, 6.2V for the BP7L linear regulator, and 8.1V for VIN), the PWM inputs are ignored to prevent the GaN FETs from partial turn-on. In this scenario, the UVLO actively pulls LO and HO low. When the low-side regulators and VIN are each above the respective UVLO threshold but one of the high-side UVLOs is triggered (4.05V for BP5H and/or 6.65V for BOOT), then only HO is pulled low. The gate driver also has a power good (PGOOD) pin, which indicates when any of the low-side linear regulators have entered undervoltage lockout. The pin enters the logic-high state when all low-side regulators and VIN each have surpassed the respective rising UVLO threshold. The pin goes, or remains, logic-low if any one of these linear regulators or VIN falls below the corresponding falling UVLO threshold. The PGOOD pin has an internal pull-down resistance of $1M\Omega$ when the pin is in the logic-high state. A pull-up of $10k\Omega$ connected from PGOOD to BP5L is recommended. #### 8.3.9 Negative SW Voltage Transients Though enhancement mode GaN FETs do not contain a body diode like silicon FETs, the devices are capable of reverse conduction due to the symmetrical device structure. During the reverse conduction periods, the source-drain voltage of the GaN FET is typically higher than what is encountered with a traditional silicon FET, largely depending on the type of GaN device that is being used. As such, the switch node pins of the driver (ASW and PSW, collectively referred to as SW) have a negative voltage present. This negative transient can lead to an excessive bootstrap voltage, since BOOT is always referenced to SW. Furthermore, the printed circuit board layout and device parasitic inductances can further intensify the negative voltage transients. Operating at a bootstrap voltage above the absolute maximum of 16V can be detrimental to the gate driver, so care must be taken to make sure that the maximum BOOT to SW voltage differential is not exceeded. Generally, BOOT follows SW instantaneously so that the BOOT to SW voltage does not overshoot significantly. However, an external Zener diode can be used between BOOT and SW to clamp the bootstrap voltage to acceptable values during operation. #### 8.3.10 Level Shifter The TX and RX level shifters interface between the inputs on the low-side to the high-side driver stage which is referenced to the high voltage switch node (ASW). The level shifters allow control of the HO output. The level shifters in both the high-side and low-side signal paths are identical and provide excellent delay matching (5.5ns typical). # 8.4 Device Functional Modes The mode of operation for the TPS7H60x5 is determined by the state of the DHL and DLH pins. The configuration of these pins should not be changed during device operation. There are two different operational modes: PWM and independent input mode. In PWM mode, the EN\_HI pin is used to enable the device and a single PWM input signal is required on PWM\_LI and the TPS7H6005 generates the complementary output signals on LO and HO. Since the primary application of this mode is a synchronous buck converter, HO will generate the main output and LO will generate the synchronous rectification output. Resistors are connected from DHL to AGND and DLH to AGND in order to program the dead time between the high-side and low-side outputs. For acceptable resistor values (TBD) to use in PWM mode, refer to *Dead Time* section. In independent input mode (IIM), separate PWM input signals are required on PWM\_LI and EN\_HI. The corresponding outputs of the TPS7H60x5 are driven directly from these inputs. In IIM with interlock disabled, DLH is tied to BP5L and DHL has a resistor connected to AGND. For operation in IIM with interlock enabled, connect a resistor between DLH and AGND while connecting DHL to BP5L. For both operating mode options in IIM, resistors used must be valued between $100k\Omega$ and $220k\Omega$ . 表 8-1 shows the configuration for each operating mode. Note that these are the only valid operating modes for the driver, and the connections for DLH and DHL must adhere to one of these configurations for proper operation. 表 8-1. TPS7H60x5 Operating Mode Selection | Operating Mode | DLH | DHL | |---------------------------------------------------|----------------------------------------------------|----------------------------------------------------| | PWM | Resistor to AGND | Resistor to AGND | | Independent input mode - input interlock disabled | BP5L | Resistor to AGND (100k $\Omega$ to 220k $\Omega$ ) | | Independent input mode - input interlock enabled | Resistor to AGND (100k $\Omega$ to 220k $\Omega$ ) | BP5L | 表 8-2 shows the truth table for each functional mode of the TPS7H60x5. 表 8-2. TPS7H60x5 Truth Table | Inputs | | PWM Mode | | IIM - Interlock D | isabled | IIM - Interlock Enabled | | | |--------|--------|----------|----|-------------------|---------|-------------------------|----|--| | EN_HI | PWM_LI | НО | LO | НО | LO | НО | LO | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | JAJSQZ5A - JUNE 2024 - REVISED DECEMBER 2024 # 9 Application and Implementation 注 以下のアプリケーション情報は、テキサス・インスツルメンツの製品仕様に含まれるものではなく、テキサス・インスツルメンツはその正確性も完全性も保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TPS7H60x5 series consists of half-bridge gate drivers designed for the optimal control of GaN FETs in a space environment. Each enables high-frequency, high-efficiency space grade converter design while offering superb robustness against radiation induced effects. The drivers contain integrated 5V linear regulators for the gate voltage on both the low side and the high side, ensuring enhanced reliability for the GaN FETs that are being driven. The primary use case for the drivers is in half-bridge configurations, such as synchronous buck or full-bridge topologies. However, the driver can easily be utilized in other common converter topologies such as the push-pull, active clamp forward, or two-switch forward (with external circuit additions). The TPS7H60x5 has several features that allows for operation with both legacy radiation hardened PWM controllers and newer devices like the TPS7H5001-SP or TPS7H5005-SEP as part of a GaN centric converter design. The input pins of the driver can accept signals up to 14V, allowing it to interface directly with the older PWM controllers with high output voltages. The device also offers two distinct operating modes: PWM mode and independent input mode (IIM). In PWM mode the gate driver requires only a single input, while generating the primary and synchronous rectification outputs needed to control a synchronous buck converter. The dead time between the generated signals can be programmed via the gate driver. IIM allows for independent signals to control the low side and the high side, or if desired, can be used to operate the device in a dual low side configuration. In IIM, interlock protection can be turned on or off, depending on the specific user needs. Furthermore, the device offers undervoltage lockout protection for both its internal regulators and the VIN and BOOT voltages. An optional bootstrap switch is integrated into the driver, which allows for charging the bootstrap diode through VIN, and remains turns on only when the low-side output is on. The combination of features and radiation performance for the TPS7H60x5 make it ideal for use in space-grade converter designs. # 9.2 Typical Application 図 9-1. Typical Application Utilizing TPS7H6005 in Synchronous Buck Converter # 9.2.1 Design Requirements The example provided is to demonstrate the usage of TPS7H6005 in a high voltage synchronous buck converter. The design example is intended to detail component selection and configuration related to the TPS7H6005. For this particular application, the gate driver is operating in PWM mode. 表 9-1. Design Parameters | PARAMETER | VALUE | |----------------------------------|---------------------------| | Power stage input supply voltage | 100V | | Output voltage | 28V | | Output current | 10A | | Switching frequency | 500kHz | | Gate driver input voltage | 12V | | Duty cycle | 28% nominal, ~35% maximum | | Inductor | 15µH | | GaN FET | EPC2307 (evaluation only) | 表 9-1. Design Parameters (続き) | PARAMETER | VALUE | |----------------|-------| | Operating mode | PWM | Note that the selected GaN FET is for laboratory evaluation fo the driver. TI recommends selecting a GaN FET that satisfies both the electrical and radiation requirements of the design. #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Bootstrap and Bypass Capacitors The external bootstrap capacitor needs to maintain operation above the BOOT UVLO falling threshold during normal operation. As a best design practice, size the capacitor to allow for substantial margin this threshold. The first step in determining the bootstrap capacitor value is calculating for $\Delta V_{BOOT}$ . This is the maximum allowable drop on the bootstrap capacitor: $$\Delta V_{BOOT} \approx VIN - (n \times V_F) - V_{BOOT\ UVLO} = 12V - (1 \times 0.9V) - 6.65V = 4.35V$$ (10) where: - · n is the number of bootstrap diodes used in series - V<sub>F</sub> is the voltage drop of the bootstrap diode chosen - V<sub>BOOT UVLO</sub> is the BOOT UVLO falling threshold voltage To maintain significant margin and account for any additional voltage drop across the bootstrap resistor used and also for load transients, the capacitor is calculated for $\Delta V_{BOOT}$ of 1.5V. Referring to *Bootstrap Capacitor*, the value of $Q_{total}$ needs to first be determined, and then $C_{BOOT}$ can subsequentially be calculated: $$Q_{total} = Q_g + I_{QBG} \times \frac{D_{MAX}}{f_{SW}} + \frac{I_{QHS}}{f_{SW}} = 10.6nC + 20\mu A \times \frac{0.35}{500 \text{kHz}} + \frac{4mA}{500 \text{kHz}} = 18.6nC$$ (11) $$C_{BOOT} \ge \frac{Q_{total}}{\Delta V_{BOOT}} = \frac{18.6nC}{1.5V} = 12.4nF$$ (12) A minimum value of 12.4nF is needed for the design. However, given the potential for capacitance changes with temperature and applied voltage, as well as unexpected circuit behavior such as load transients that impact the bootstrap charging time, a 100nF X7R capacitor is selected. The VIN capacitor selected must be larger than the bootstrap capacitor. The general recommendation is that this capacitor is at least ten times the bootstrap capacitor value, which gives $1\mu F$ capacitor in this instance. For the evaluation setup, a $2.2\mu F$ and $1\mu F$ capacitor were used at VIN, both ceramic X7R type capacitors. The recommendation is to place these capacitors and the bootstrap capacitors as close the respective pins as possible. Select capacitors with voltage ratings that are sufficiently larger than the maximum applied voltage (i.e. greater than two times if possible). Lastly, as detailed in *Linear Regulator Operation*, select high-quality 1µF X7R ceramic capacitors for use at BP5H, BP5L, and BP7L outputs. Place these capacitors in close proximity to the respective pins. ### 9.2.2.2 Bootstrap Diode The bootstrap diode needs to have sufficient voltage rating to block the power stage input voltage of the power converter for the synchronous buck application. Depending on the type of diode selected, series diodes are required if the power stage input voltage is high. As mentioned in *Bootstrap Diode*, the diode also needs to be able to handle the peak current during the gate driver startup, and exhibit a low forward voltage drop, low junction capacitance, and fast recovery time. Particularly at higher frequencies, a Schottky diode may be required. A 150V, 1A rated Schottky diode with 110pF junction capacitance is selected for the evaluation setup. Note that the diode selected for use in the evaluation is for laboratory testing only, and TI recommends selection of a diode that meets all of the system performance and radiation needs. #### 9.2.2.3 BP5x Overshoot and Undershoot Although the TPS7H6005 has internal high-side and low-side linear regulators (BP5H and BP5L, respectively) to provide a gate drive voltage with excellent DC accuracy, parasitic inductances and capacitances from both the PCB layout and GaN FET can lead to transient ringing on the gate drive waveform during switching. This ringing can result in voltage peaks that are higher than the regulated BP5x voltage, and potentially exceed the absolute maximum VGS ratings of the selected GaN FET. Note that there is also potential for violating the minimum VGS ratings during turn-off, depending on the severity of the oscillations on the gate voltage waveform. To mitigate the amplitude of the oscillations and avoid excessive ringing, the driver needs to be in close proximity to the GaN FETs that are being driven, and gate resistors can be used. The *Gate Resistor* section provides more details about the gate resistor selection. See the *Layout Guidelines* section for recommendations on how to optimize the gate driver layout. #### 9.2.2.4 Gate Resistor The TPS7H6005 has split outputs, allowing for resistors to be placed in series with the gate of the GaN FET in both the turn-on and turn-off paths. These gate resistors serve to dampen ringing at the gate of the device that is caused by parasitic capacitances and inductances. Ringing and noise can also be presented due to the high voltage and current switching in the gate drive power loop. This is particularly important for GaN devices which have low values for the absolute maximum gate voltages. Furthermore, the gate resistors can also be used to tune the drive strength of the drive. This is done by limiting the peak current capability of the driver. For this design, $2\Omega$ resistors are used for both the turn-on and turn-off gate paths. From these values, the high-side peak pull-up current can be calculated as shown in : $$I_{OHH} = MIN \left( 1.3A, \frac{V_{BP5H}}{R_{HOH} + R_{GATE\_ON} + R_{GFET(int)}} \right)$$ (13) where: - V<sub>BP5H</sub> is the output voltage of the high side linear regulator - R<sub>HOH</sub> is the internal high-side pull-up resistance (1.3Ω calculated from the high-level output voltage specification) - R<sub>GATE ON</sub> is the gate resistor value used in the turn-on path - R<sub>GFET(int)</sub> is the internal gate resistance of the GaN FET being driven (typically available from the GaN FET manufacturer) Note that as indicated in the *Specifications* section, the peak source current the driver is capable of providing is approximately 1.3A (typical), so I<sub>OHH</sub> is limited by this value. In this instance: $$I_{OHH} = \frac{V_{BP5H}}{R_{HOH} + R_{GATE\_ON} + R_{GFET(int)}} = \frac{5V}{1.3\Omega + 2\Omega + 0.4\Omega} \approx 1.3A$$ (14) Likewise, for the peak high-side sink current: $$I_{OLH} = MIN \left( 2.5A, \frac{V_{BP5H}}{R_{HOL} + R_{GATE\_OFF} + R_{GFET(int)}} \right)$$ (15) where: - R<sub>HOL</sub> is the internal high-side pull-down resistance (0.7Ω calculated from the low-level output voltage specification) - · RGATE OFF is the gate resistor value used in the turn-off path As such, the peak sink current can be calculated as: $$I_{OLH} = \frac{V_{BP5H}}{R_{HOL} + R_{GATE\_OFF} + R_{GFET(int)}} = \frac{5V}{0.7\Omega + 2\Omega + 0.4\Omega} = 1.6A$$ (16) The equations for the low-side peak source and sink current are provided, but note that in this instance these are identical to the high-side values calculated. $$I_{OHL} = MIN \left( 1.3A, \frac{V_{BP5L}}{R_{LOH} + R_{GATE\_ON} + R_{GFET(int)}} \right) = \frac{5V}{1.3\Omega + 2\Omega + 0.4\Omega} \approx 1.3A$$ (17) $$I_{OLL} = MIN\left(2.5A, \frac{V_{BP5L}}{R_{LOL} + R_{GATE\_OFF} + R_{GFET(int)}}\right) = \frac{5V}{0.7\Omega + 2\Omega + 0.4\Omega} = 1.6A$$ (18) The selection of the external gate resistor typically requires tuning and is an iterative process. The best practice is to evaluate the value of the gate resistors on the specific PCB design to verify the intended impact and adjust as needed. #### 9.2.2.5 Dead Time Resistor When configured in PWM mode, the gate drive allows for the programming of two separate dead times: - · between LO off and HO on using RLH - between HO off and LO on using RHL The dead time values selected are critical as these directly impact that losses that occur in the converter during these periods. The dead time is carefully chosen to avoid cross-conduction between the high-side FET and low-side FET, while also minimizing the third-quadrant conduction time for the GaN FETs. For this particular application, a dead time of approximately 25ns was targeted for both T<sub>DLH</sub> and T<sub>DHL</sub>. $$RHL = 1.077 \times T_{DHL} + 1.812 = (1.077 \times 25 \text{ns}) + 1.812 = 28.74 \text{k}\Omega$$ (19) $$RLH = 1.064 \times T_{DLH} - 0.630 = (1.064 \times 25 \text{ns}) - 0.630 = 25.97 \text{k}\Omega$$ (20) A resistor value of $30k\Omega$ was used for both RHL and RLH. #### 9.2.2.6 Gate Driver Losses Gate drive devices such as the TPS7H6005 have several different components that comprise the power losses. The quiescent power losses $P_{QC}$ can be determined using $\not\equiv$ 21: $$P_{QC} = (VIN \times I_{QLS}) + (V_{BOOT} \times I_{QHS}) = (12V \times 5mA) + (10V \times 4mA) = 100mW$$ (21) where: - I<sub>OLS</sub> is the low-side quiescent current (selected for PWM mode in this design) - I<sub>OHS</sub> is the high-side quiescent current (selected for PWM mode in this design) - V<sub>BOOT</sub> is the voltage at BOOT with respect to ASW Leakage current power losses P<sub>BG</sub> can be calculated using 式 22: $$P_{BG} = V_{BG} \times I_{OBG} \times D_{MAX} = 110V \times 20\mu A \times 0.35 = 0.77 \text{mW}$$ (22) where: - V<sub>BG</sub> is the voltage between BOOT and AGND - I<sub>QBG</sub> is the BOOT to AGND leakage current There are losses that occur within the driver due to the charging and discharging of the GaN FET gate charge. To determine these, first calculate $P_{GATE}$ as: $$P_{GATE} = V_{BP5x} \times Q_G \times f_{SW} = 5V \times 10.6nC \times 500kHz = 26.5mW$$ (23) This loss is actually distributed amongst the resistances in the gate driver loop, which includes the driver, the gate resistances and the GaN FET. The power dissipated within the TPS7H6005 for both turn-on and turn-off can be calculated: $$P_{DRV\_ON\_HS} = \frac{1}{2} \times \frac{R_{HOH} \times P_{GATE}}{R_{HOH} + R_{GATE} + R_{GFET(int)}}$$ (24) $$P_{DRV\_OFF\_HS} = \frac{1}{2} \times \frac{R_{HOL} \times P_{GATE}}{R_{HOL} + R_{GATE} + R_{GFET(int)}}$$ (25) $$P_{DRV\_ON\_LS} = \frac{1}{2} \times \frac{R_{LOH} \times P_{GATE}}{R_{LOH} + R_{GATE} + R_{GFET(int)}}$$ (26) $$P_{DRV\_OFF\_LS} = \frac{1}{2} \times \frac{R_{LOL} \times P_{GATE}}{R_{LOL} + R_{GATE} + R_{GFET(int)}}$$ (27) In this instance, the high-side and low-side losses are the same: $$P_{DRV\_ON\_HS} = P_{DRV\_ON\_LS} = \frac{1}{2} \times \frac{R_{xOH} \times P_{GATE}}{R_{xOH} + R_{GATE} + R_{GFET(int)}} = \frac{1}{2} \times \frac{1.3\Omega \times 26.5 \text{mW}}{1.3\Omega + 2\Omega + 0.4\Omega} = 4.7 \text{mW}$$ (28) $$P_{DRV\_OFF\_HS} = P_{DRV\_OFF\_LS} = \frac{1}{2} \times \frac{R_{XOL} \times P_{GATE}}{R_{XOL} + R_{GATE} + R_{GFET(int)}} = \frac{1}{2} \times \frac{0.7\Omega \times 26.5 \text{mW}}{0.7\Omega + 2\Omega + 0.4\Omega} = 3 \text{mW}$$ (29) Finally, the P<sub>GATE</sub> losses within the driver can be found: $$P_{DRV\_HS} = P_{DRV\_ON\_HS} + P_{DRV\_OFF\_HS} = 4.7 \text{mW} + 3 \text{mW} = 7.7 \text{mW}$$ (30) $$P_{DRV LS} = P_{DRV ON LS} + P_{DRV OFF LS} = 4.7 \text{mW} + 0.8 \text{mW} = 7.7 \text{mW}$$ (31) $$P_{DRV} = P_{DRV HS} + P_{DRV LS} = 7.7 \text{mW} + 7.7 \text{mW} = 15.4 \text{mW}$$ (32) There is also a component of power consumption associated with the operating current of the driver, which is specified at no-load and frequency dependent. These can be approximated using the operating current parameters in the *Specifications* section: $$P_{OP PWM} = (VIN \times I_{OP PWM LS}) + (V_{BOOT} \times I_{OP PWM HS}) = (12V \times 6mA) + (10V \times 5mA) = 122mW$$ (33) where: - I<sub>OP PWM LS</sub> is the low-side operating current (selected for PWM mode at 500kHz) - I<sub>OP PWM HS</sub> is the high-side operating current (selected for PWM mode at 500kHz) ### 9.2.3 Application Curves 図 9-2. 100V, 500kHz Switch Node Signal From TPS7H6005EVM 図 9-3. 500kHz HO (blue) and LO (red) Gate Driver Outputs in PWM Mode From TPS7H6005EVM ## 9.3 Power Supply Recommendations The recommended bias supply voltage range for TPS7H60x5 is from 10V to 14V. The input voltage supply for the driver should be well regulated and properly bypassed for best electrical performance. The BOOT voltage which supplies the high-side driver should be between 8V to 14V. It is imperative to minimize the voltage drop along the bootstrap charging path so that the high-side driver does not inadvertently enter into undervoltage lockout at any time during normal operation. A local bypass capacitor must be placed between the VIN and AGND pins. Likewise, the bootstrap capacitor should be placed between the BOOT and ASW pins, and must also be in close proximity to the device. This capacitor must be located as close as possible to the device. TI recommends a low-ESR, low-ESL, ceramic, surface-mount capacitors (X7R or better) for the connections at VIN and BOOT. # 9.4 Layout ## 9.4.1 Layout Guidelines Small gate capacitance and Miller capacitance enable enhancement mode GaN FETs to operate with fast switching speed. The induced high dv/dt and di/dt, coupled with a low gate threshold voltage and limited headroom of enhancement mode GaN FETs gate voltage, make the circuit layout crucial to the optimum performance. Following are some recommendations: - 1. Place the GaN FETs as close as possible to the gate driver. The main priority of the layout is to decrease overall loop inductance and to minimize noise coupling issues by confining the peak currents that charge and discharge the GaN FET gates to a minimal physical area on the printed circuit board. - Minimize the loop area of the bootstrap charging path as it can contain high peak currents. Given that the TPS7H60x5 has multiple bootstrap charging options, and that the charging takes place on a cycle-by-cyle basis, place both the bootstrap capacitor and diode to facilitate a small loop area for the chosen charging method. - 3. Place all bypass capacitors (VIN to AGND, BP5L to AGND, BP5H to ASW, BOOT to ASW) as close to the device and respective pins as possible. Capacitors with low ESR and ESL are recommended. If possible, place these capacitors on the same side of the printed circuit board as the gate driver. - 4. Separate power traces and signal traces and minimize any overlap of the signals on different printed circuit board layers. - 5. The parastic inductance in series with the source of the high-side FET and the low-side FET can impose excessive negative voltage transients on the driver during switching. Use short, low-inductance paths to connect PSW to the high-side FET source, and PGND to the low-side FET source. - 6. To prevent excessive ringing on the input power bus, good decoupling practices are required by placing low-ESR capacitors adjacent to the GaN FETs. # 9.4.2 Layout Examples 図 9-4. 3D View From TPS7H6005EVM 図 9-5. Layout Example From TPS7H6005EVM # 10 Device and Documentation Support # **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation see the following: - Texas Instruments, TPS7H6005EVM Evaluation Module user's guide - Texas Instruments, TPS7H60x5-SP and TPS7H60x5-SEP Single Event Effects radiation report - Texas Instruments, TPS7H6005-SP Total Ionizing Dose (TID) radiation report - Texas Instruments, TPS7H60x5-SP Neutron Displacement Damage radiation report ## 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 # 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 # 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision * (June 2024) to Revision A (December 2024) | Page | |---|---------------------------------------------------------------------------------------|------| | • | TPS7H6005-SEP を「事前情報」から「量産データ」に移動 | 1 | | • | Updated upper limit for HO off to LO on dead time with RHL = $13.3k\Omega$ to $15ns$ | 10 | | • | Updated lower limit for HO off to LO on dead time with RHL = $113k\Omega$ to $81ns$ | 10 | | • | Updated test conditions for minimum required input pulse width for targeted dead time | 12 | | • | Updated calculations for peak sink current in Gate Resistor section | 35 | | • | Updated calculations in Gate Driver Losses section | 36 | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 21-Dec-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PTPS7H6005MDCATSEP | ACTIVE | HTSSOP | DCA | 56 | 250 | TBD | Call TI | Call TI | -55 to 125 | | Samples | | PTPS7H6015MDCATSEP | ACTIVE | HTSSOP | DCA | 56 | 250 | TBD | Call TI | Call TI | -55 to 125 | | Samples | | PTPS7H6025MDCATSEP | ACTIVE | HTSSOP | DCA | 56 | 250 | TBD | Call TI | Call TI | -55 to 125 | | Samples | | TPS7H6005MDCATSEP | ACTIVE | HTSSOP | DCA | 56 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -55 to 125 | 7H6005DCA | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM www.ti.com 21-Dec-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. DCA (R-PDSO-G56) # PowerPAD ™ PLASTIC SMALL-OUTLINE NOTES: - All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusion not to exceed 0,15. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated