**TPS793** # TPS793: 低ノイズ、高 PSRR、RF 対応、200mA 出力の低ドロップアウト リニ ア レギュレータ、NanoStar™ ウェハー チップ スケールおよび SOT-23 パッケ ージ ## 1 特長 - イネーブル搭載、低ドロップアウトレギュレータ - 固定電圧バージョンで利用可能: - 1.8V~4.75V (従来チップ) - 1.8V~3.3V (新チップ) - 可変出力電圧範囲:1.22V~5.5V - 低ノイズ: - 55µV<sub>RMS</sub> (従来チップ) - 69µV<sub>RMS</sub> (新チップ) - 高速起動: - 50µs (従来チップ) - 500µs (新チップ) - 非常に低いドロップアウト電圧:112mV (標準値) - ポートフォリオの最新デバイスについては、TPS7A20 を参照してください # 2 アプリケーション - TV アプリケーション - ビルオートメーション - スマートフォンとタブレット - ネットワーク接続の周辺機器とプリンタ - ホーム シアターおよびエンターテインメント ## 3 概要 TPS793 は、低ドロップアウト (LDO) 電圧レギュレータで、 電源除去比 (PSRR) が高く、ラインおよび負荷の過渡応 答が優れているのが特長です。このデバイスは、出力に小 型の 2.2µF セラミック コンデンサを接続することで安定し て動作します。TPS793 は、例えば 200mA で 112mV (代表値)といった低ドロップアウト電圧を提供します。出力 ノイズが小さく PSRR が優れているため、このデバイスは 電力の制約が厳しいアナログ負荷に適しています。 TPS793 は、調整可能な機能により、ポストレギュレーショ ンに適したフレキシブルなオプションを提供します。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |--------|-------------------------------|--------------------------| | | DBV (SOT-23, 6) | 2.9mm × 2.8mm | | TPS793 | DBV (SOT-23, 5) | 2.9mm × 2.8mm | | | YZQ (DSBGA, 5) <sup>(3)</sup> | 1.35mm × 1mm | - (1) 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 - レガシー チップ専用 English Data Sheet: SLVS348 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----| | 2 アプリケーション | 1 | | 3 概要 | 1 | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | 4 | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | 6 | | 5.5 Electrical Characteristics | 6 | | 5.6 Typical Characteristics | 9 | | 6 Detailed Description | | | 6.1 Overview | 15 | | 6.2 Functional Block Diagrams | 15 | | 6.3 Feature Description | | | 6.4 Device Functional Modes | | | 7 Application and Implementation | 21 | | | 7.1 Application information | | |----|--------------------------------------|----| | | 7.2 Typical Application | 24 | | | 7.3 Best Design Practices | 26 | | | 7.4 Power Supply Recommendations | | | | 7.5 Layout | 26 | | 8 | Device and Documentation Support | 29 | | | 8.1 Device Support | 29 | | | 8.2 Documentation Support | 29 | | | 8.3ドキュメントの更新通知を受け取る方法 | 29 | | | 8.4 サポート・リソース | 29 | | | 8.5 Trademarks | 30 | | | 8.6 静電気放電に関する注意事項 | 30 | | | 8.7 用語集 | 30 | | 9 | Revision History | 30 | | 1( | Mechanical, Packaging, and Orderable | | | | Information | 31 | | | | | # **4 Pin Configuration and Functions** 図 4-1. DBV Package, 5-Pin SOT-23 Fixed Voltage Version (Top View) ☑ 4-2. DBV Package, 6-Pin SOT-23 Adjustable Voltage Version (Top View) 図 4-3. YZQ Package, 5-Pin DSBGA (Top View) (Legacy chip only) 表 4-1. Pin Functions | PIN | | | | PERCENTION | |-------|-----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DBV | YZQ | I/O | DESCRIPTION | | EN | 3 | А3 | I | Enable pin. Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used. | | FB | 5 | _ | I | Feedback pin. This terminal is the feedback input pin for the adjustable device. Fixed voltage versions in the DBV package do not have this pin. | | GND | 2 | A1 | _ | Regulator ground. | | IN | 1 | C3 | I | Input to the device. | | NR/NC | 4 | B2 | _ | Noise Reduction pin (legacy chip only). Connecting an external capacitor to this pin filters noise generated by the internal bandgap. This configuration improves power-supply rejection and reduces output noise for the legacy chip and YZQ package only. No Connect pin (new chip only). This pin is not internally connected. Connect to GND for | | | | | | improved thermal performance or leave floating. For lower noise performance on a fixed device, consider looking at TPS7A20. | | OUT | 6 | C1 | 0 | Output of the regulator. | ## 5 Specifications # **5.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------|--------------------------------------------------------------------|--------------------|---------------------------|------| | Voltage | V <sub>IN ,</sub> V <sub>EN</sub> , V <sub>OUT</sub> (Legacy Chip) | -0.3 | 6 | V | | | V <sub>IN</sub> , V <sub>EN</sub> (New Chip) | -0.3 | 6.5 | V | | | V <sub>OUT</sub> (New Chip) | -0.3 | V <sub>IN</sub> + 0.3 (2) | V | | Current | Output, I <sub>OUT</sub> | Internally limited | | | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, V all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVS348 4 Product Folder Links: TPS793 <sup>(2)</sup> The absolute maximum rating is V<sub>IN</sub> + 0.3 V or 6.5 V, whichever is smaller. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------------------------|------------------------|------|-----|------| | V <sub>IN</sub> | Input voltage | 2.7 | | 5.5 | V | | V <sub>EN</sub> | Enable voltage | 0 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage | V <sub>FB</sub> | | 5 | V | | I <sub>OUT</sub> | Output current | 0 | | 200 | mA | | TJ | Operating junction temperature | -40 | | 125 | °C | | | Input capacitor (Legacy Chip) | 0.1 | 1 | | u.E | | C <sub>IN</sub> | Input capacitor (New Chip) | 1 | | | μF | | C <sub>OUT</sub> | Output capacitor | 2.2 <sup>(1)</sup> (2) | 10 | | μF | | C <sub>NR</sub> | Noise reduction capacitor <sup>(3)</sup> | 0 | 10 | | nF | | | Feed-forward capacitor (Legacy Chip) | | 15 | | pF | | C <sub>FF</sub> | Feed-forward capacitor (New Chip) <sup>(4)</sup> | 0 | 10 | 100 | nF | | R <sub>2</sub> | Lower feedback resistor (Legacy Chip) | | 30.1 | | kΩ | | F <sub>EN</sub> | Enable toggle frequency (New Chip) | | | 10 | kHz | If $C_{FF}$ is not used or $V_{OUT}(nom) < 1.8V$ , the minimum recommended $C_{OUT} = 4.7 \mu F$ . (1) <sup>(2)</sup> The minimum effective capacitance is 0.47 µF for the new chip only. Legacy Chip only. The New Chip does not have a Noise Reduction pin. For more information please refer to Pin Functions table. (3) Feed-forward capacitor is optional and not required for stability. #### **5.4 Thermal Information** | | | TPS793 | | | | | | |-----------------------|----------------------------------------------|------------------------------|-----------------------------------------------------------|--------|--------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT23-6) <sup>(2)</sup> | DBV (SOT23-6) <sup>(2)</sup> DBV (SOT23-5) <sup>(2)</sup> | | | | | | | | 6 PINS | 5 PINS | 6 PINS | 5 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 225.1 | 178.5 | 171.7 | 182.3 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 78.4 | 1.4 | 110.8 | 114.8 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 54.7 | 62.1 | 85.4 | 79.1 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 3.3 | 0.9 | 54.4 | 56.8 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 53.8 | 62.1 | 85.2 | 78.8 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Packaging application note. ## 5.5 Electrical Characteristics over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V^{(1)}$ $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01$ $\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . | PAR | AMETER | TEST C | ONDITIONS | MIN | TYP MAX | | UNIT | |---------------------------------|---------------------------|-----------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|---------|--------------------------|-------| | V <sub>IN</sub> | Input voltage range | | | 2.7 | | 5.5 | V | | I <sub>OUT</sub> | Continuous output current | | | 0 | | 200 | mA | | | | TPS79301 | | V <sub>FB</sub> | 5. | 5 – V <sub>DROPOUT</sub> | | | | | TPS79318 | 0μA < I <sub>OUT</sub> <<br>200mA, 2.8V <<br>V <sub>IN</sub> < 5.5V | 1.764 | 1.8 | 1.836 | | | | | TPS79325 | 0μA < I <sub>OUT</sub> <<br>200mA, 3.5V <<br>V <sub>IN</sub> < 5.5V | 2.45 | 2.5 | 2.55 | | | | Output voltage range | TPS79328 | 0μA < I <sub>OUT</sub> <<br>200mA, 3.8V <<br>V <sub>IN</sub> < 5.5V | 2.744 | 2.8 | 2.856 | | | V <sub>OUT</sub> | | TPS793285<br>(Legacy chip<br>only) | 0μA < I <sub>OUT</sub> <<br>200mA, 3.85V <<br>V <sub>IN</sub> < 5.5V | 2.793 | 2.85 | 2.907 | V | | | | TPS79330 | 0μA < I <sub>OUT</sub> <<br>200mA, 4V <<br>V <sub>IN</sub> < 5.5V | 2.94 | 3 | 3.06 | | | | | TPS79333 | 0μA < I <sub>OUT</sub> <<br>200mA, 4.3V <<br>V <sub>IN</sub> < 5.5V | 3.234 | 3.3 | 3.366 | | | | | | TPS793475<br>(Legacy chip<br>only) | 0μA < I <sub>OUT</sub> <<br>200mA, 5.25V <<br>V <sub>IN</sub> < 5.5V | 4.655 | 4.75 | 4.845 | | | Quiescent | 0μA ≤ I <sub>O</sub> ≤ 200r | mA (Legacy Chip) | | 170 | 220 | | | I <sub>GND</sub> | current (GND current) | 0μA ≤ I <sub>O</sub> ≤ 200r | mA(New Chip) | | 250 | 1000 | μΑ | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load regulation | 0μA ≤ I <sub>OUT</sub> ≤ 20 | 00mA | 5 | | | mV | | ΔV <sub>OUT</sub> /ΔVIN | Line regulation | V <sub>OUT</sub> + 1V ≤ V <sub>II</sub> | <sub>N</sub> ≤ 5.5V | | 0.05 | 0.12 | %/V | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 6 Product Folder Links: TPS793 <sup>(2)</sup> New Chip. # 5.5 Electrical Characteristics (続き) over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V^{(1)}$ $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01$ $\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . | PAI | RAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------|-------|-----------------|---------------| | | | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>200mA | C <sub>NR</sub> = 0.001µF | | 55 | | | | | | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>200mA | C <sub>NR</sub> = 0.0047µF | | 36 | | | | /n | Output noise<br>voltage<br>TPS79328 | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>200mA | C <sub>NR</sub> = 0.01µF | | 33 | | $\mu V_{RMS}$ | | | | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>200mA | C <sub>NR</sub> = 0.1µF | | 32 | | | | | | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>200mA | (New Chip) <sup>(3)</sup> | | 69 | | | | | Time, start-up<br>(TPS79328) | | C <sub>NR</sub> = 0.001µF | | 50 | | | | | Time, start-up (TPS79328) | R <sub>L</sub> = 14 Ω, | C <sub>NR</sub> = 0.0047µF | | 50 | | He | | STR | Time, start-up<br>(TPS79328) | C <sub>OUT</sub> = 1µF | C <sub>NR</sub> = 0.01µF | | 50 | | μs | | | Time, start-up<br>(TPS79328) | | (New Chip) <sup>(3)</sup> | | 500 | | | | CL | Output current limit | V <sub>OUT</sub> = 0V(Legacy Chip) | | 285 | | 600 | mA | | CL | Output current limit | $V_{IN} = V_{OUT(NOM)} + 1 \text{ V, } V_{OUT} = 0.9$<br>x $V_{OUT(NOM)}$ (New Chip only) | | 320 | | 460 | mA | | sc | Short-circuit current limit | V <sub>OUT</sub> = 0V (New | V <sub>OUT</sub> = 0V (New Chip) | | 175 | | mA | | | Shutdown | V <sub>EN</sub> = 0V, 2.7V<br>5.5V(Legacy Ch | | | 0.07 | 1 | μA | | SHDN | current | V <sub>EN</sub> = 0V, 2.7V · Chip) <sup>(2)</sup> | < V <sub>I</sub> < 5.5V(New | | 0.01 | 1 | μΛ | | $J_{EN(HI)}$ | High-level enable input voltage | $2.7V \le V_{\text{IN}} \le 5.5$ | V | 1.7 | | V <sub>IN</sub> | ٧ | | / <sub>EN(HI)</sub> | High-level<br>enable input<br>voltage | $2.7V \le V_{\text{IN}} \le 5.5$ | V (New Chip) | 0.85 | | V <sub>IN</sub> | V | | / <sub>EN(LOW)</sub> | Low-level<br>enable input<br>voltage | 2.7V ≤ V <sub>IN</sub> ≤ 5.5 | V | 0 | | 0.7 | V | | / <sub>EN(LOW)</sub> | Low-level<br>enable input<br>voltage | 2.7V ≤ V <sub>IN</sub> ≤ 5.5 | V (New Chip) | 0 | | 0.425 | V | | EN | Enable pin current | V <sub>EN</sub> = 0 V | | <b>–1</b> | | 1 | μΑ | | FB | Feedback pin<br>current<br>(TPS79301) | | $V_{FB} = 1.8V$ (Legacy Chip)<br>$V_{FB} = 1.8V$ (New Chip) | | | 0.05 | μΑ | | $I_{REF}$ | Internal<br>reference<br>(TPS79301) | | | 1.201 | 1.225 | 1.25 | V | # 5.5 Electrical Characteristics (続き) over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V^{(1)}$ $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01$ $\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------|------|-----|------|----------| | | | | I <sub>OUT</sub> = 10mA<br>(Legacy Chip) | | 70 | | | | | | f = 100Hz | I <sub>OUT</sub> = 10mA<br>(New Chip) | | 64 | | | | | | 1 - 100112 | I <sub>OUT</sub> = 200mA<br>(Legacy Chip) | | 68 | | | | PSRR | Power-supply rejection ratio | | I <sub>OUT</sub> = 200mA<br>(New Chip) | | 65 | | dB | | FORK | (TPS79328) | f = 10kHz | I <sub>OUT</sub> = 200mA<br>(Legacy Chip) | | 70 | | uБ | | | | I - TORTIZ | I <sub>OUT</sub> = 200mA<br>(New Chip) | | 49 | | | | | | f = 100kHz | I <sub>OUT</sub> = 200mA<br>(Legacy Chip) | | 43 | | | | | | I - TOOKITZ | I <sub>OUT</sub> = 200mA<br>(New Chip) | | 39 | | | | | Dropout voltage<br>(TPS79328) | 200mA <sup>(3)</sup> V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 200mA <sup>(3)</sup> | | | 120 | 200 | | | | Dropout voltage<br>(TPS793285) (I<br>egacy chip only) | | | | 120 | 200 | | | $V_{DO}$ | Dropout voltage (TPS79330) | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 200mA <sup>(3)</sup> | | | 112 | 200 | mV | | | Dropout voltage (TPS79333) | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V<br>200mA <sup>(3)</sup> | , I <sub>OUT</sub> = | | 112 | 180 | | | | Dropout voltage<br>(TPS793475)<br>(legacy chip<br>only) | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 200mA <sup>(3)</sup> | | | 77 | 125 | | | $V_{UVLO}$ | UVLO threshold | V <sub>IN</sub> rising (Legac | y Chip) | 2.25 | | 2.65 | V | | * UVLO | O V LO UN CONOID | VIN rising (New | Chip) | 1.32 | | 1.6 | <b>v</b> | | V <sub>UVLO(HYST)</sub> | UVLO<br>hysteresis | T <sub>J</sub> = 25°C, V <sub>CC</sub> r<br>Chip) | ising (Legacy | | 100 | | mV | | | 11/3(0103) | $T_J = 25^{\circ}C, V_{CC} r$ | ising (New Chip) | | 130 | | | <sup>(1)</sup> Resistor tolerance is not included in overall accuracy in the adjustable version. Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVS348 <sup>(2)</sup> For adjustable versions, this parameters applies only after $V_{IN}$ is applied; then $V_{EN}$ transitions high to low. <sup>(3)</sup> Dropout is not measured for the TPS79318 and TPS79325 because minimum $V_{IN}$ = 2.7V. ## 5.6 Typical Characteristics over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V$ $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01$ $\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ .. over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1\text{V}$ $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01$ $\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_{J} = 25^{\circ}\text{C}$ .. over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01 \,\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . English Data Sheet: SLVS348 over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01 \,\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01 \,\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V$ $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu\text{F}$ , $C_{NR} = 0.01$ $\mu\text{F}$ (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ .. # **6 Detailed Description** #### 6.1 Overview The TPS793 family of LDO regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, ultralow output noise, low quiescent current, and enable-input to reduce supply currents to less than 1µA when the regulator is turned off. # 6.2 Functional Block Diagrams 図 6-1. TPS79301 Block Diagram (Adjustable Version Legacy Chip) 図 6-2. TPS793 Block Diagram (Fixed Version Legacy Chip) 15 Product Folder Links: TPS793 図 6-3. TPS79301 Block Diagram (Adjustable Version Legacy Chip) 図 6-4. TPS793 Block Diagram (Fixed Version New Chip) Copyright © 2025 Texas Instruments Incorporated #### 6.3 Feature Description #### 6.3.1 Undervoltage Lockout (UVLO) The TPS793 uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage. This circuit verifies that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry, V<sub>IN(min)</sub>. #### 6.3.2 Shutdown The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed $V_{EN(high)}$ . Turn off the device by forcing the EN pin to drop below the maximum EN pin low-level input voltage (see *Electrical Characteristics* table). If shutdown capability is not required, connect EN to IN. #### 6.3.3 Active Discharge (new chip) The device has an internal pulldown MOSFET that connects an R<sub>PULLDOWN</sub> resistor to ground when the device is disabled to actively discharge the output voltage. The active discharge circuit is activated by the enable pin. Do not rely on the active discharge circuit to discharge the output voltage after the input supply has collapsed because reverse current can possibly flow from the output to the input. This reverse current flow can cause damage to the device especially when a large output capacitor is used. Limit reverse current to no more than 5% of the device rated current for a short period of time. #### 6.3.4 Foldback Current Limit The legacy chip of TPS793 features internal current limiting and thermal protection. During normal operation, the TPS793 limits output current to approximately 400 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care must be taken not to exceed the power dissipation ratings of the package or the absolute maximum voltage ratings of the device. The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. For this device, $V_{FOLDBACK} = 0.4 \times V_{OUT(NOM)}$ . The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report. ⊠ 6-5 shows a diagram of the foldback current limit. English Data Sheet: SLVS348 図 6-5. Foldback Current Limit #### 6.3.5 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits regulator dissipation, protecting the device from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. The TPS793 internal protection circuitry is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TPS793 into thermal shutdown degrades device reliability. #### 6.3.6 Reverse Current The legacy chip of TPS793 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended. The new chip of TPS793, as with most modern LDOs, excessive reverse current can damage this device. Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device as a result of one of the following conditions: - · Degradation caused by electromigration - · Excessive heat dissipation - Potential for a latch-up condition 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} > V_{IN} + 0.3 \text{ V}$ : - If the device has a large $C_{\text{OUT}}$ and the input supply collapses with little or no load current - · The output is biased when the input supply is not established - The output is biased above the input supply If reverse current flow is expected in the application, external protection must be used to protect the device. 6-6 shows one approach of protecting the device. 図 6-6. Example Circuit for Reverse Current Protection Using a Schottky Diode 19 Product Folder Links: TPS793 #### 6.4 Device Functional Modes #### 6.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is at least as high as V<sub>IN(min)</sub>. - The input voltage is greater than the nominal output voltage added to the dropout voltage. - The enable voltage is greater than V<sub>EN(min)</sub>. - The output current is less than the current limit. - The device junction temperature is less than the maximum specified junction temperature. ## 6.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations. #### 6.4.3 Disabled The device is disabled under the following conditions: - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold. - The device junction temperature is greater than the thermal shutdown temperature. - · The input voltage is less than UVLO<sub>falling</sub>. 表 6-1 shows the conditions that lead to the different modes of operation. 表 6-1. Device Functional Mode Comparison | OPERATING MODE | PARAMETER | | | | | | | |--------------------------------------------------------|-------------------------------------------------------------|-------------------------|-------------------------------------|---------------------------------------|--|--|--| | OPERATING WIDDE | V <sub>IN</sub> V <sub>EN</sub> | | I <sub>OUT</sub> | TJ | | | | | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | $V_{EN} > V_{EN(high)}$ | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 125°C | | | | | Dropout mode | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(high)}$ | _ | T <sub>J</sub> < 125°C | | | | | Disabled mode (any true condition disables the device) | V <sub>IN</sub> < UVLO <sub>falling</sub> | $V_{EN} < V_{EN(low)}$ | ĺ | T <sub>J</sub> > 165°C <sup>(1)</sup> | | | | (1) Approximate value for thermal shutdown. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVS348 # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 7.1 Application Information The TPS793 family of LDO regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, low output noise, low quiescent current, and enable-input to reduce supply currents to less than 1µA when the regulator is turned off. #### 7.1.1 Adjustable Operation The output voltage of the TPS79301 adjustable regulator is programmed using an external resistor divider as shown in $\boxtimes$ 7-1. The output voltage is calculated using $\npreceq$ 1: $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$ where: V<sub>REF</sub> = 1.2246 V typ (the internal reference voltage) Resistors $R_1$ and $R_2$ must be selected for approximately 50-μA divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Higher resistors values can cause accuracy issues and other problems. The recommended design procedure is to choose $R_2$ = 30.1 k $\Omega$ to set the divider current at 50 μA, $C_{FF}$ = 15 pF for stability, and then calculate $R_1$ using $\vec{x}$ 2: $$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_2 \tag{2}$$ To improve the stability of the adjustable version, place a small compensation capacitor between OUT and FB. For output voltages less than 1.8 V, the value of this capacitor must be 100 pF. For output voltages greater than 1.8 V, the approximate value of this capacitor can be calculated as shown in 式 3: $$C_{FF} = \frac{(3 \times 10^{-7}) \times (R_1 + R_2)}{(R_1 \times R_2)}$$ (3) The suggested value of this capacitor for several resistor ratios is shown in the table in $\boxtimes$ 7-1. If this capacitor is not used (such as in a unity-gain configuration) or if an output voltage less than 1.8 V is chosen, then the minimum recommended output capacitor is 4.7 $\mu$ F instead of 2.2 $\mu$ F. # OUTPUT VOLTAGE PROGRAMMING GUIDE | OUTPUT<br>VOLTAGE | R <sub>1</sub> | R <sub>2</sub> | C <sub>FF</sub> | |-------------------|----------------|----------------|-----------------| | 1.22V | short | open | 0pF | | 2.5V | 31.6kΩ | 30.1kΩ | 22pF | | 3.3V | 51kΩ | 30.1kΩ | 15pF | | 3.6V | 59kΩ | 30.1kΩ | 15pF | 図 7-1. TPS79301 Adjustable LDO Regulator Programming *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Product Folder Links: *TPS*793 #### 7.1.2 Exiting Dropout Some applications have transients that place the LDO into dropout, such as slower ramps on $V_{IN}$ during start-up. As with other LDOs, the output can overshoot on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up, as shown in $\boxtimes$ 7-2, when the slew rate and voltage levels are in the correct range. Use an enable signal to avoid this condition. 図 7-2. Start-Up Into Dropout Line transients out of dropout can also cause overshoot on the output of the regulator. These overshoots are caused by the error amplifier having to drive the gate capacitance of the pass element and bring the gate back to the correct voltage for proper regulation. $\boxtimes$ 7-3 illustrates what is happening internally with the gate voltage and how overshoot can be caused during operation. When the LDO is placed in dropout, the gate voltage ( $V_{GS}$ ) is pulled all the way down to ground to give the pass device the lowest on-resistance as possible. However, if a line transient occurs when the device is in dropout, the loop is not in regulation and can cause the output to overshoot until the loop responds and the output current pulls the output voltage back down into regulation. If these transients are not acceptable, then continue to add input capacitance in the system until the transient is slow enough to reduce the overshoot. English Data Sheet: SLVS348 図 7-3. Line Transients From Dropout 23 ## 7.2 Typical Application A typical application circuit is shown in $\boxtimes$ 7-4. 図 7-4. Typical Application Circuit #### 7.2.1 Design Requirements 表 7-1 lists the design requirements. | <del>-</del> | | | | | | | |-----------------------------|------------------------------------|--|--|--|--|--| | PARAMETER | DESIGN REQUIREMENT | | | | | | | Input voltage | 4.2 V to 3 V (Lithium Ion battery) | | | | | | | Output voltage | 1.8 V, ±1% | | | | | | | DC output current | 10 mA | | | | | | | Peak output current | 75 mA | | | | | | | Maximum ambient temperature | 65°C | | | | | | 表 7-1. Design Parameters #### 7.2.2 Detailed Design Procedure Pick the desired output voltage option. An input capacitor of $1\mu\text{F}$ is used as the battery is connected to the input through a via and a short 10-mil (0.01-in) trace. An output capacitor of 10 $\mu\text{F}$ is used to provide optimal response time for the load transient. Verify that the maximum junction temperature is not exceed by referring to $\boxtimes$ 7-8. #### 7.2.2.1 Capacitor Recommendations Low equivalent series resistance (ESR) capacitors must be used for the input, output, noise reduction, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are more cost-effective and are available in higher values. #### 7.2.2.2 Input and Output Capacitor Requirements A 0.1µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the legacy chip of TPS793, is required for stability and improves transient response, noise rejection, and ripple rejection. A 1µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the new chip of TPS793, is required for stability and improves transient response, noise rejection, and ripple rejection. A higher-value input capacitor can be necessary if large, fast-rise-time load transients are anticipated or the device is located several inches from the power source. Like most low-dropout regulators, the TPS793 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is $2.2\mu\text{F}$ . Any $2.2\mu\text{F}$ or larger ceramic capacitor is suitable, provided the capacitance does not vary significantly over temperature. If load current is not expected to exceed 100 mA, a 1.0- $\mu\text{F}$ ceramic capacitor can be used. If a feed-forward capacitor is not used (such as in a unity-gain configuration) or if an output voltage less than 1.8~V is chosen, then the 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated minimum recommended output capacitor is $4.7\mu F$ instead of $2.2\mu F$ . $\gtrsim$ 7-2 lists the recommended output capacitor sizes for several common configurations. 表 7-2. Output Capacitor Sizing | Condition | C <sub>OUT</sub> (μF) | |-----------------------------------------------------|-----------------------| | $V_{OUT}$ < 1.8 V or $C_{FF}$ = 0 nF | 4.7 | | V <sub>OUT</sub> > 1.8 V, I <sub>OUT</sub> > 100 mA | 2.2 | | V <sub>OUT</sub> > 1.8 V, I <sub>OUT</sub> < 100 mA | 1 | #### 7.2.2.3 Noise Reduction and Feed-Forward Capacitor Requirements The internal voltage reference is a key source of noise in an LDO regulator. The legacy chip of TPS793 has an NR pin which is connected to the voltage reference through a 250-k $\Omega$ internal resistor. The 250-k $\Omega$ internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In order for the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor, thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor must be no more than 0.1 $\mu$ F to verify that the capacitor is fully charged during the quickstart time provided by the internal switch shown in the *Functional Block Diagrams*. A feed-forward capacitor is recommended when using the adjustable version, to improve the stability of the device. If $R_2$ = 30.1 k $\Omega$ , set $C_1$ to 15 pF for optimal performance. For voltages less than 1.8 V, the value of this capacitor must be 100 pF. For voltages greater than 1.8 V, the approximate value of this capacitor can be calculated as shown in $\vec{x}$ 3. ## 7.2.3 Application Curves vs Time (Start-Up) 図 7-6. TPS79328 Line Transient Response 25 Product Folder Links: TPS793 #### 7.3 Best Design Practices Do place at least one, low ESR, $2.2\mu F$ capacitor as close as possible between the OUT pin of the regulator and the GND pin. Do place at least one, low ESR, $0.1\mu F$ capacitor as close as possible between the IN pin of the regulator and the GND pin. Do provide adequate thermal paths away from the device. Do not place the input or output capacitor more than 10mm away from the regulator. Do not exceed the absolute maximum ratings. Do not float the Enable (EN) pin. Do not resistively or inductively load the NR pin. Do not let the output voltage get more than 0.3V above the input voltage. #### 7.4 Power Supply Recommendations These devices are designed to operate from an input voltage supply range from 2.7V to 5.5V. The input voltage range must provide adequate headroom for the device to have a regulated output. This input supply must be well-regulated and stable. A $0.1\mu F$ input capacitor is required for stability (legacy chip) or a $1\mu F$ (new chip); if the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ### 7.5 Layout #### 7.5.1 Layout Guidelines Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin must be bypassed to ground with a low ESR ceramic bypass capacitor with an X5R or X7R dielectric. Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized to maximize performance and provide stability. Every capacitor ( $C_{IN}$ , $C_{OUT}$ , $C_{NR/SS}$ , $C_{FF}$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator. Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because these circuits can impact system performance negatively, and even cause instability. #### 7.5.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance To improve ac measurements like PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for $V_{IN}$ and $V_{OUT}$ , with each ground plane connected only at the GND 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated pin of the device. In addition, the ground connection for the bypass capacitor must connect directly to the GND pin of the device. #### 7.5.1.2 Power Dissipation The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) can be approximated by the product of the output current times the voltage drop across the output pass element ( $V_{IN}$ to $V_{OUT}$ ), as shown in $\pm 4$ . #### Where: - T<sub>J</sub>max is the maximum allowable junction temperature. - R<sub>θJA</sub> is the thermal resistance junction-to-ambient for the package. - T<sub>A</sub> is the ambient temperature. $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (4) Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit. ▼ 7-8 shows the maximum ambient temperature versus the power dissipation of the TPS730. This figure assumes the device is soldered on a JEDEC standard, high-K layout with no airflow over the board. Actual board thermal impedances vary widely. If the application requires high power dissipation, having a thorough understanding of the board temperature and thermal impedances is helpful to verify the TPS730 does not operate above a junction temperature of 125°C. ☑ 7-8. Maximum Ambient Temperature vs Power Dissipation Estimating the junction temperature can be done by using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , shown in the *Thermal Information* table. These metrics are a more accurate representation of the heat transfer characteristics of the die and the package than $R_{\theta JA}$ . The junction temperature can be estimated with $\not \equiv 5$ . $$\Psi_{JT}: \quad T_{J} = T_{T} + \Psi_{JT} \bullet P_{D}$$ $$\Psi_{JB}: \quad T_{J} = T_{B} + \Psi_{JB} \bullet P_{D}$$ (5) #### where - P<sub>D</sub> is the power dissipation shown by 式 4. - ullet T<sub>T</sub> is the temperature at the center-top of the IC package. - T<sub>B</sub> is the PCB temperature measured 1 mm away from the IC package on the PCB surface. 注 Both $T_T$ and $T_B$ can be measured on actual application boards using a thermo-gun (an infrared thermometer). For more information about measuring $T_T$ and $T_B$ , see the application note *Using New Thermal Metrics* (SBVA025), available for download at www.ti.com. ## 7.5.2 Layout Example O Denotes a via to a connection made on another layer 図 7-9. Layout Example (DBV Package) 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVS348 ## 8 Device and Documentation Support ## 8.1 Device Support ### 8.1.1 Development Support #### 8.1.1.1 Evaluation Modules Seven evaluation modules (EVMs) are available to assist in the initial circuit performance evaluation using the TPS793: - TPS79301EVM - TPS79318YEQEVM - TPS79325YEQEVM - TPS793285YEQEVM - TPS79328EVM - TPS79328YEQEVM - TPS79330YEQEVM These EVMs can be requested at the Texas Instruments website through the device product folders or purchased directly from the TI eStore. #### 8.1.1.2 Spice Models Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS793 is available through the product folders under *Tools & Software*. #### 8.1.2 Device Nomenclature 表 8-1. Ordering Information (1) (2) | PRODUCT | V <sub>OUT</sub> | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS793xx <b>yyyM3</b> z | <ul> <li>XX(X) is the nominal output voltage (for example, 28 = 2.8 V; 285 = 2.85 V; 01 = adjustable version).</li> <li>YYY is the package designator.</li> <li>M3 is a suffix designator for the devices that only use the latest manufacturing flow (CSO:RFB). Devices without this suffix can ship with the legacy chip (CSO:DLN) or the new chip (CSO:RFB). The reel packaging label provides CSO information to distinguish which chip is being used.</li> <li>Z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. #### 8.2 Documentation Support #### 8.2.1 Related Documentation - Application note, Using New Thermal Metrics, SBVA025. - Application note, Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator, SBVA042. - TPS793xxYEQEVM User's Guide, SBVU001. - TPS79301EVM, TPS79328EVM LDO Linear Regulator Evaluation Module User's Guide, SLVU060A. #### 8.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 8.4 サポート・リソース テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 <sup>(2)</sup> Output voltages from 1.2 V to 4.8 V in 50-mV increments are available. Contact the factory for details and availability. **Page** リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 8.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 8.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 Changes from Revision L (March 2015) to Revision M (December 2024) | <ul><li>・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li></ul> | 1 | |--------------------------------------------------------------------------------------------------------------------------------------|------------| | • 現在のファミリのフォーマットに合わせてドキュメント全体を変更 | 1 | | • ドキュメントに M3 デバイスを追加 | 1 | | Added NC/NR pin | | | Updated Pin Description table to include new chip and legacy chip descriptions | 3 | | Added suggestion to look at TPS7A20 for lower noise performance | | | Updated Layout section image | 26 | | | | | Changes from Revision K (October 2007) to Revision L (March 2015) | Page | | <ul><li>「ピン構成および機能」セクション、「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」</li></ul> | セクション、「アプ | | リケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイ | 'スおよびドキュメ | | ントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加 | 1 | | • データシートのタイトルを変更 | 1 | | • ドキュメント全体を通して YEQ パッケージへの参照を削除 (パッケージ廃止) | 1 | | • 「特長」リストの 4 番目の箇条書き項目を「低ノイズ」に変更 | | | <ul><li>表紙の図を変更</li></ul> | | | Changed Absolute Maximum Ratings condition statement | | | Deleted Dissipation Ratings table; added Thermal Information table | 4 | | • Deleted $T_J = 25$ °C test condition from PSRR specification measurements in <i>Electrical Characteristics</i> | cteristics | | because of redundancy | 4 | | • Added condition statement to セクション 5.6 | 9 | | • Changed ☑ 7-1; changed capacitor notation to C <sub>FF</sub> in figure and related table | 21 | | • Changed $\boxtimes$ 7-4; changed capacitor notation to $C_{FF}$ in figure, changed 2.2 $\mu$ F capacitor value changed device name | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 31 Product Folder Links: TPS793 www.ti.com 18-Dec-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS79301DBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGVI | Samples | | TPS79301DBVT | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGVI | Samples | | TPS79318DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PHHI | Samples | | TPS79318DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PHHI | Samples | | TPS79318DBVT | OBSOLETE | SOT-23 | DBV | 5 | | TBD | Call TI | Call TI | -40 to 125 | PHHI | | | TPS79325DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGWI | Samples | | TPS79325DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGWI | Samples | | TPS793285DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PHII | Samples | | TPS79328DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGXI | Samples | | TPS79328DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGXI | Samples | | TPS79330DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGYI | Samples | | TPS79330DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PGYI | Samples | | TPS79330DBVRM3 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | PGYI | Samples | | TPS79333DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PHUI | Samples | | TPS79333DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PHUI | Samples | | TPS79333DBVRM3 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | PHUI | Samples | | TPS793475DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PHJI | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. # PACKAGE OPTION ADDENDUM www.ti.com 18-Dec-2024 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS793: Automotive: TPS793-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 19-Dec-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS79301DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79301DBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79318DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79318DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79325DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79325DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS793285DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79328DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79328DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79330DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79330DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79330DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS79333DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS79333DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS79333DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS793475DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | www.ti.com 19-Dec-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS79301DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79301DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 | | TPS79318DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79318DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79325DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79325DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS793285DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79328DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79328DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79330DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79330DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79330DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS79333DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS79333DBVRG4 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS79333DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS793475DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated