



www.ti.com SLVSBI2 – SEPTEMBER 2012

## LOW INPUT VOLTAGE, 0.7-V BOOST CONVERTER WITH 5.5-µA QUIESCENT CURRENT

Check for Samples: TPS61222-EP

#### **FEATURES**

- Up to 95% Efficiency at Typical Operating Conditions
- 5.5 μA Quiescent Current
- Startup Into Load at 0.7 V Input Voltage
- Operating Input Voltage from 0.7 V to 5.5 V
- Pass-Through Function During Shutdown
- . Minimum Switching Current 200 mA
- Protections:
  - Output Overvoltage
  - Overtemperature
  - Input Undervoltage Lockout
- Fixed Output Voltage Versions
- Small 6-Pin SC-70 Package

#### **APPLICATIONS**

- Battery Powered Applications
  - 1 to 3 Cell Alkaline, NiCd or NiMH
  - 1 Cell Li-lon or Li-Primary
- Solar or Fuel Cell Powered Applications
- Consumer and Portable Medical Products
- Personal Care Products
- White or Status LEDs
- Smartphones

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly and Test Site
- · One Fabrication Site
- Available in Military (–55°C to 125°C)
   Temperature Range (1)
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- (1) Custom temperature ranges available

#### **DESCRIPTION**

The TPS61222 provides a power-supply solution for products powered by either a single-cell, two-cell, or three-cell alkaline, NiCd or NiMH, or one-cell Li-lon or Li-polymer battery. Possible output currents depend on the input-to-output voltage ratio. The boost converter is based on a hysteretic controller topology using synchronous rectification to obtain maximum efficiency at minimal quiescent currents. The output voltage of the adjustable version can be programmed by an external resistor divider, or is set internally to a fixed output voltage. The converter can be switched off by a featured enable pin. While being switched off, battery drain is minimized. The device is offered in a 6-pin SC-70 package (DCK) measuring 2 mm x 2 mm to enable small circuit layout size.



SLVSBI2 – SEPTEMBER 2012 www.ti.com





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **AVAILABLE DEVICE OPTIONS**(1)

| T <sub>J</sub> | PACKAGE<br>MARKING | PACKAGE <sup>(2)</sup> | PART NUMBER     | VID NUMBER     |
|----------------|--------------------|------------------------|-----------------|----------------|
| –55°C to 125°C | SHL                | 6-Pin SC-70            | TPS61222MDCKTEP | V62/12603-01XE |

1) Contact the factory to check availability of other fixed output voltage versions.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                             |             | UNIT |
|------------------|---------------------------------------------|-------------|------|
| V <sub>IN</sub>  | Input voltage range on VIN, L, VOUT, EN, FB | -0.3 to 7.5 | V    |
| $T_J$            | Operating junction temperature range        | -55 to 145  | °C   |
| T <sub>stg</sub> | Storage temperature range                   | -65 to 150  | °C   |
|                  | Human Body Model (HBM) <sup>(2)</sup>       | 2           | kV   |
| ESD              | Machine Model (MM) <sup>(2)</sup>           | 200         | V    |
|                  | Charged Device Model (CDM) <sup>(2)</sup>   | 1.5         | kV   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) ESD testing is performed according to the respective JESD22 JEDEC standard.

#### THERMAL INFORMATION

|                  |                                                           | TPS61222 |       |
|------------------|-----------------------------------------------------------|----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                             | DCK      | UNITS |
|                  |                                                           | 6 PINS   |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup>     | 231.2    |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)             | 61.8     |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                  | 78.8     | 2004  |
| Ψлт              | Junction-to-top characterization parameter <sup>(5)</sup> | 2.2      | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter (6)          | 78       |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)          | N/A      |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



www.ti.com

#### RECOMMENDED OPERATING CONDITIONS

**ELECTRICAL CHARACTERISTICS** 

Shutdown

Leakage current into L

EN input current

current

 $V_{IN}$ 

 $I_{SD}$ 

 $I_{EN}$ 

 $I_{\mathsf{LKG}\_\mathsf{L}}$ 

|          |                                      | MIN         | NOM MAX | UNIT |
|----------|--------------------------------------|-------------|---------|------|
| $V_{IN}$ | Supply voltage at VIN                | 0.7         | 5.5     | V    |
| $T_{J}$  | Operating free air temperature range | <b>-</b> 55 | 125     | °C   |

# $T_J = -55^{\circ}\text{C}$ to 125°C, $T_J = T_A$ and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

| DC/DC STAGE           |                                                    |                |                                                                                |     |     |      |      |  |
|-----------------------|----------------------------------------------------|----------------|--------------------------------------------------------------------------------|-----|-----|------|------|--|
|                       | PARAMETER                                          |                | TEST CONDITIONS                                                                | MIN | TYP | MAX  | UNIT |  |
| V <sub>IN</sub>       | Input voltage range                                | •              |                                                                                | 0.7 |     | 5.5  | V    |  |
| V <sub>IN</sub>       | Minimum input volt                                 | age at startup | R <sub>Load</sub> ≥ 150 Ω                                                      |     |     | 0.7  | V    |  |
| V <sub>OUT</sub>      | Output voltage (5 \                                | /)             | V <sub>IN</sub> < V <sub>OUT</sub>                                             | 4.8 | 5   | 5.19 | V    |  |
| I <sub>LH</sub>       | Inductor current rip                               | ple            |                                                                                |     | 200 |      | mA   |  |
| I <sub>SW</sub>       | Switch current limit                               |                | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 1.2 V                                | 200 | 400 |      | mA   |  |
| R <sub>DSon_HSD</sub> | Rectifying switch or                               | n resistance   | V <sub>OUT</sub> = 5 V                                                         |     | 700 |      | mΩ   |  |
| R <sub>DSon_LSD</sub> | Main switch on res                                 | istance        | V <sub>OUT</sub> = 5 V                                                         |     | 550 |      | mΩ   |  |
|                       | Line regulation                                    |                | V <sub>IN</sub> < V <sub>OUT</sub>                                             |     | 0.5 |      | %    |  |
| Load regulation       |                                                    |                | V <sub>IN</sub> < V <sub>OUT</sub>                                             |     | 0.5 |      | %    |  |
|                       | Quiescent V <sub>IN</sub> current V <sub>OUT</sub> |                |                                                                                |     | 0.5 | 1.4  | μΑ   |  |
| Q                     |                                                    |                | $I_{O} = 0 \text{ mA}, V_{EN} = V_{IN} = 1.2 \text{ V}, V_{OUT} = 5 \text{ V}$ |     | 5   | 8.5  | μA   |  |

 $V_{EN} = 0 \text{ V}, V_{IN} = 1.2 \text{ V}, V_{OUT} \ge V_{IN}$ 

Clamped on GND or  $V_{IN}$  ( $V_{IN}$  < 1.5 V)

 $V_{EN} = 0 \ V, \ V_{IN} = 1.2 \ V, \ V_L = 1.2 \ V, \ V_{OUT} \geq V_{IN}$ 

| CONTROL STAGE |                                             |                               |                       |     |                      |      |  |  |
|---------------|---------------------------------------------|-------------------------------|-----------------------|-----|----------------------|------|--|--|
|               | PARAMETER                                   | TEST CONDITIONS               | MIN                   | TYP | MAX                  | UNIT |  |  |
| $V_{IL}$      | EN input low voltage                        | V <sub>IN</sub> ≤ 1.5 V       |                       |     | $0.15 \times V_{IN}$ | V    |  |  |
| $V_{IH}$      | EN input high voltage                       | V <sub>IN</sub> ≤ 1.5 V       | 0.8 × V <sub>IN</sub> |     |                      | V    |  |  |
| $V_{IL}$      | EN input low voltage                        | 5 V > V <sub>IN</sub> > 1.5 V |                       |     | 0.34                 | V    |  |  |
| $V_{IH}$      | EN input high voltage                       | 5 V > V <sub>IN</sub> > 1.5 V | 1.28                  |     |                      | V    |  |  |
| $V_{UVLO}$    | Undervoltage lockout threshold for turn off | V <sub>IN</sub> decreasing    |                       | 0.5 | 0.72                 | V    |  |  |
|               | Overvoltage protection threshold            |                               | 5.5                   |     | 7.5                  | V    |  |  |
|               | Overtemperature protection                  |                               |                       | 140 |                      | °C   |  |  |
|               | Overtemperature hysteresis                  |                               |                       | 20  |                      | °C   |  |  |

Product Folder Links : TPS61222-EP

0.2

0.01

0.005

0.96

0.3

0.13

μΑ

μΑ

μΑ





- (1) See data sheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) Enhanced plastic product disclaimer applies.

Figure 1. TPS61222-EP Operating Life Derating Chart

www.ti.com

## PIN ASSIGNMENTS



#### **Terminal Functions**

| TERM | INAL | I/O | DESCRIPTION                                                                                                     |
|------|------|-----|-----------------------------------------------------------------------------------------------------------------|
| NAME | NO.  | 1/0 | DESCRIPTION                                                                                                     |
| EN   | 6    | I   | Enable input (1: enabled, 0: disabled). Must be actively tied high or low.                                      |
| FB   | 2    | l   | Voltage feedback of adjustable version. Must be connected to V <sub>OUT</sub> at fixed output voltage versions. |
| GND  | 3    |     | Control / logic and power ground                                                                                |
| L    | 5    | I   | Connection for Inductor                                                                                         |
| VIN  | 1    | I   | Boost converter input voltage                                                                                   |
| VOUT | 4    | 0   | Boost converter output voltage                                                                                  |

#### **FUNCTIONAL BLOCK DIAGRAM**



Copyright © 2012, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## PARAMETER MEASUREMENT INFORMATION



Table 1. List of Components<sup>(1)</sup>

| COMPONENT<br>REFERENCE          | PART NUMBER        | MANUFACTURER | VALUE                                                                 |
|---------------------------------|--------------------|--------------|-----------------------------------------------------------------------|
| C <sub>1</sub>                  | GRM188R60J106ME84D | Murata       | 10 μF, 6.3V. X5R Ceramic                                              |
| C <sub>2</sub>                  | GRM188R60J106ME84D | Murata       | 10 μF, 6.3V. X5R Ceramic                                              |
| L <sub>1</sub>                  | EPL3015-472MLB     | Coilcraft    | 4.7 µH                                                                |
| R <sub>1</sub> , R <sub>2</sub> |                    |              | adjustable version: Values depending on the programmed output voltage |
|                                 |                    |              | fixed version: $R_1$ = 0 $\Omega$ , $R_2$ not used                    |

(1) Design was tested using these components at 25°C ambient temperature.



#### TYPICAL CHARACTERISTICS

## **Table of Graphs**

www.ti.com

|                        |                                                                                      | FIGURE   |
|------------------------|--------------------------------------------------------------------------------------|----------|
| Maximum Output Current | vs Input Voltage                                                                     | Figure 2 |
| ⊏#iniona.              | vs Output Current, V <sub>IN</sub> = [0.7 V; 1.2 V; 2.4V; 3.6 V; 4.2 V]              | Figure 3 |
| Efficiency             | vs Input Voltage, I <sub>OUT</sub> = [100 uA; 1 mA; 10 mA; 50 mA]                    | Figure 4 |
| Input Current          | at No Output Load, Device Enabled                                                    | Figure 5 |
| Output Voltage         | vs Output Current, V <sub>IN</sub> = [0.7 V; 1.2 V; 2.4 V; 3.6 V]                    | Figure 6 |
| Moveforme              | Load Transient Response, V <sub>IN</sub> = 2.4 V, I <sub>OUT</sub> = 14 mA to 126 mA | Figure 7 |
| Waveforms              | Line Transient Response, $V_{IN}$ = 2.8 V to 3.6 V, $R_{LOAD}$ = 100 $\Omega$        | Figure 8 |









SLVSBI2 – SEPTEMBER 2012 www.ti.com







Figure 7.



Figure 8.

SLVSBI2 - SEPTEMBER 2012 www.ti.com

#### DETAILED DESCRIPTION

#### **OPERATION**

The TPS61222 is a high performance, high efficient switching boost converter. To achieve high efficiency the power stage is realized as a synchronous boost topology. For the power switching two actively controlled low R<sub>DSon</sub> power MOSFETs are implemented.

#### **CONTROLLER CIRCUIT**

The device is controlled by a hysteretic current mode controller. This controller regulates the output voltage by keeping the inductor ripple current constant in the range of 200 mA and adjusting the offset of this inductor current depending on the output load. In case the required average input current is lower than the average inductor current defined by this constant ripple the inductor current gets discontinuous to keep the efficiency high at low load conditions.



Figure 9. Hysteretic Current Operation

The output voltage V<sub>OUT</sub> is monitored via the feedback network which is connected to the voltage error amplifier. To regulate the output voltage, the voltage error amplifier compares this feedback voltage to the internal voltage reference and adjusts the required offset of the inductor current accordingly. At fixed output voltage versions an internal feedback network is used to program the output voltage, at adjustable versions an external resistor divider needs to be connected.

The self oscillating hysteretic current mode architecture is inherently stable and allows fast response to load variations. It also allows using inductors and capacitors over a wide value range.

#### **Device Enable and Shutdown Mode**

The device is enabled when EN is set high and shut down when EN is low. During shutdown, the converter stops switching and all internal control circuitry is turned off. In this case the input voltage is connected to the output through the back-gate diode of the rectifying MOSFET. This means that there always will be voltage at the output which can be as high as the input voltage or lower depending on the load.

#### Startup

After the EN pin is tied high, the device starts to operate. In case the input voltage is not high enough to supply the control circuit properly a startup oscillator starts to operate the switches. During this phase the switching frequency is controlled by the oscillator and the maximum switch current is limited. As soon as the device has built up the output voltage to about 1.8V, high enough for supplying the control circuit, the device switches to its normal hysteretic current mode operation. The startup time depends on input voltage and load current.

#### **Operation at Output Overload**

If in normal boost operation the inductor current reaches the internal switch current limit threshold the main switch is turned off to stop further increase of the input current.

In this case the output voltage will decrease since the device can not provide sufficient power to maintain the set output voltage.

If the output voltage drops below the input voltage the backgate diode of the rectifying switch gets forward biased and current starts flow through it. This diode cannot be turned off, so the current finally is only limited by the remaining DC resistances. As soon as the overload condition is removed, the converter resumes providing the set output voltage.

Copyright © 2012, Texas Instruments Incorporated





#### Undervoltage Lockout

An implemented undervoltage lockout function stops the operation of the converter if the input voltage drops below the typical undervoltage lockout threshold. This function is implemented in order to prevent malfunctioning of the converter.

#### **Overvoltage Protection**

If, for any reason, the output voltage is not fed back properly to the input of the voltage amplifier, control of the output voltage will not work anymore. Therefore an overvoltage protection is implemented to avoid the output voltage exceeding critical values for the device and possibly for the system it is supplying. For this protection the TPS61222 output voltage is also monitored internally. In case it reaches the internally programmed threshold of 6.5 V typically the voltage amplifier regulates the output voltage to this value.

If the TPS61222 is used to drive LEDs, this feature protects the circuit if the LED fails.

#### **Overtemperature Protection**

The device has a built-in temperature sensor which monitors the internal IC junction temperature. If the temperature exceeds the programmed threshold (see electrical characteristics table), the device stops operating. As soon as the IC temperature has decreased below the programmed threshold, it starts operating again. To prevent unstable operation close to the region of overtemperature threshold, a built-in hysteresis is implemented.

SLVSBI2 - SEPTEMBER 2012 www.ti.com

#### APPLICATION INFORMATION

#### **DESIGN PROCEDURE**

The TPS61222 DC/DC converter is intended for systems powered by a single cell battery to up to three Alkaline, NiCd or NiMH cells with a typical terminal voltage between 0.7 V and 5.5 V. It can also be used in systems powered by one-cell Li-Ion or Li-Polymer batteries with a typical voltage between 2.5 V and 4.2 V. Additionally, any other voltage source with a typical output voltage between 0.7 V and 5.5 V can be used with the TPS61222.

#### **Programming the Output Voltage**

#### Output voltage

The output voltage is set by a resistor divider internally. The FB pin is used to sense the output voltage. To configure the fixed output devices properly, the FB pin needs to be connected directly to VOUT as shown in Figure 10.



Figure 10. Typical Application Circuit

#### Inductor Selection

To make sure that the TPS61222 can operate, a suitable inductor must be connected between pin VIN and pin L. Inductor values of 4.7 µH show good performance over the whole input and output voltage range.

Choosing other inductance values affects the switching frequency f proportional to 1/L as shown in Equation 1.

$$L = \frac{1}{f \times 200 \text{ mA}} \times \frac{V_{IN} \times (V_{OUT} - V_{IN})}{V_{OUT}}$$
(1)

Choosing inductor values higher than 4.7 µH can improve efficiency due to reduced switching frequency and therefore with reduced switching losses. Using inductor values below 2.2 µH is not recommended.

Having selected an inductance value, the peak current for the inductor in steady state operation can be calculated. Equation 2 gives the peak current estimate.

$$I_{L,MAX} = \begin{cases} \frac{V_{OUT} \times I_{OUT}}{0.8 \times V_{IN}} + 100 \text{ mA}; & \text{continous current operation} \\ 200 \text{ mA}; & \text{discontinuous current operation} \end{cases}$$
(2)

For selecting the inductor this would be the suitable value for the current rating. It also needs to be taken into account that load transients and error conditions may cause higher inductor currents.

Equation 3 provides an easy way to estimate whether the device will work in continuous or discontinuous operation depending on the operating points. As long as the inequation is true, continuous operation is typically established. If the inequation becomes false, discontinous operation is typically established.

$$\frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{IN}}} > 0.8 \times 100 \text{ mA}$$
(3)

The following inductor series from different suppliers have been used with TPS61222 converters:

#### Table 2. List of Inductors (1)

| VENDOR           | INDUCTOR SERIES |
|------------------|-----------------|
| Coilcraft        | EPL3015         |
| Coliciali        | EPL2010         |
| Murata           | LQH3NP          |
| Tajo Yuden       | NR3015          |
| Wurth Elektronik | WE-TPC Typ S    |

 Design was tested using these components at 25°C ambient temperature.

#### **Capacitor Selection**

#### Input Capacitor

At least a 10-µF input capacitor is recommended to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. A ceramic capacitor placed as close as possible to the VIN and GND pins of the IC is recommended.

#### **Output Capacitor**

For the output capacitor  $C_2$ , it is recommended to use small ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. If, for any reason, the application requires the use of large capacitors which can not be placed close to the IC, the use of a small ceramic capacitor with an capacitance value of around  $2.2\mu F$  in parallel to the large one is recommended. This small capacitor should be placed as close as possible to the VOUT and GND pins of the IC.

A minimum capacitance value of 4.7  $\mu$ F should be used, 10  $\mu$ F are recommended. If the inductor value exceeds 4.7  $\mu$ H, the value of the output capacitance value needs to be half the inductance value or higher for stability reasons, see Equation 4.

$$C_2 \ge \frac{L}{2} \times \frac{\mu F}{\mu H} \tag{4}$$

The TPS61222 is not sensitive to the ESR in terms of stability. Using low ESR capacitors, such as ceramic capacitors, is recommended anyway to minimize output voltage ripple. If heavy load changes are expected, the output capacitor value should be increased to avoid output voltage drops during fast load transients.

#### **Layout Considerations**

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground paths. The input and output capacitor, as well as the inductor should be placed as close as possible to the IC.

The feedback divider should be placed as close as possible to the control ground pin of the IC. To lay out the ground, it is recommended to use short traces as well, separated from the power ground traces. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current. Assure that the ground traces are connected close to the device GND pin.

#### THERMAL INFORMATION

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.





www.ti.com SLVSBI2 – SEPTEMBER 2012

Three basic approaches for enhancing thermal performance are listed below.

- Improving the power-dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

For more details on how to use the thermal parameters in the dissipation ratings table please check the Thermal Characteristics Application Note (SZZA017) and the IC Package Thermal Metrics Application Note (SPRA953).

Product Folder Links : TPS61222-EP

www.ti.com 27-Feb-2024

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS61222MDCKTEP  | ACTIVE     | SC70         | DCK                | 6    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 145   | SHL                     | Samples |
| V62/12603-01XE   | ACTIVE     | SC70         | DCK                | 6    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 145   | SHL                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 27-Feb-2024

#### OTHER QUALIFIED VERSIONS OF TPS61222-EP:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61222MDCKTEP | SC70            | DCK                | 6 | 250 | 178.0                    | 8.4                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 24-Apr-2020



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| TPS61222MDCKTEP | SC70         | DCK             | 6    | 250 | 180.0       | 180.0      | 18.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

  4. Falls within JEDEC MO-203 variation AB.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated