# TPS4HC120-Q1、120mΩ、2A、クワッド チャネル、車載用スマート ハイサイ ドスイッチ # 1 特長 - ・ 完全な診断機能を持つクワッド チャネル 120mΩ 車載 用スマート ハイサイド スイッチ - オープンドレインステータス出力 - 電流センスアナログ出力 - 広い動作電圧範囲:3V~28V - 自動開始および終了機能付きの低消費電力モード (LPM) - I<sub>Q,LPM</sub> < 20μA/ch (4 チャネルすべてオン、LPM モ ード) - きわめて低いスリープ電流、< 1µA (25℃)</li> - 選択可能な電流制限 (0.25A~5A) - 保護 - 過負荷および短絡保護 - 自己回復可能なサーマルシャットダウンおよびスイ - 誘導性負荷の負電圧クランプ - GND 消失、バッテリ消失、バッテリ逆極性からの保 - 診断 - グローバル フォルト レポートによる高速割り込み - 過電流およびグランドへの短絡の検出 - 開放負荷およびバッテリへの短絡の検出 - 車載アプリケーション認定済み - 以下の結果で AEC-Q100 認定済み: - デバイス温度グレード 1:動作時周囲温度範囲 -40°C∼125°C - 電気過渡的外乱への耐性に関する ISO7637-2 お よび ISO16750-2 認証 - 熱特性強化型 28 ピン HVSSOP パッケージ # 2 アプリケーション - ADAS モジュール - 車載ディスプレイモジュール #### • ボディコントロール モジュール #### 3 概要 TPS4HC120-Q1 は、NMOS パワー FET とチャージ ポ ンプを内蔵した車載用クワッド チャネルのスマート ハイサ イド スイッチであり、12V の車載用バッテリ システムの要 件を満たすよう設計されています。 RON が低い (120mΩ) ので、4 つのチャネルすべてがイネーブルのとき最大 2A、1 つのチャネルのみがイネーブルのとき最大 2.5A の 広い範囲の出力負荷電流を駆動し、デバイスの消費電力 が最小限に抑えられます。 このデバイスには、サーマルシャットダウン、出力クラン プ、電流制限などの保護機能が内蔵されています。これら の機能により、短絡などのフォルトイベントが発生したとき のシステムの堅牢性が向上します。TPS4HC120-Q1は、 選択可能な電流制限回路を備えています。この回路は、 大きな容量性負荷を駆動する際に突入電流を低減し、過 負荷電流を最小化することで、システムの信頼性を向上さ せます。このデバイスは、ILIM ピンで外付け抵抗を使用 することによって、10種類の電流制限設定値 (0.25A~ 5A) を選択できます。このデバイスは、過負荷および開放 負荷の検出など、負荷診断を向上させる高精度の負荷電 流検出機能も備えているため、より優れた予知保全が可 能です。 TPS4HC120-Q1 は、28 ピン、0.5mm ピンピッチの 4.9mm × 7.1mm HVSSOP リード付きパッケージで供給 され、PCB のフットプリントを最小限に抑えます。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |--------------|----------------------|--------------------------| | TPS4HC120-Q1 | DGQ (HVSSOP、<br>28) | 4.90mm × 7.10mm | - 利用可能なすべてのパッケージについては、データシートの末尾 (1) にある注文情報を参照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 代表的なアプリケーション回路図 ## JAJSS14 – DECEMBER 2024 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----| | | | | 2 アプリケーション | 1 | | 3 概要 | 1 | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | 4 | | 5.1 Absolute Maximum Ratings | 4 | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | 4 | | 5.4 Thermal Information | | | 5.5 Electrical Characteristics | 5 | | 5.6 SNS Timing Characteristics | 8 | | 5.7 Switching Characteristics | g | | 5.8 Typical Characteristics | 10 | | 6 Detailed Description | | | 6.1 Overview | 13 | | 6.2 Functional Block Diagram | 13 | | 6.3 Feature Description | | | 0.4 Device Functional Modes | | |-----------------------------------------|----| | 7 Application and Implementation | 36 | | 7.1 Application Information | 36 | | 7.2 Typical Application | 36 | | 7.3 EMC Transient Disturbances Test | 37 | | 7.4 Power Supply Recommendations | | | 7.5 Layout | | | 8 Device and Documentation Support | | | 8.1ドキュメントの更新通知を受け取る方法 | | | 8.2 サポート・リソース | | | 8.3 Trademarks | | | 8.4 静電気放電に関する注意事項 | | | 8.5 用語集 | 41 | | 9 Revision History | | | 10 Mechanical, Packaging, and Orderable | | | Information | 41 | | | | # **4 Pin Configuration and Functions** NC - No internal connection 図 4-1. DGQ Package, 28-Pin HVVSOP (Top View) 表 4-1. Pin Functions See セクション 7 for full list of recommended components. | | PIN | TYPE | DESCRIPTION | | | |----------------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | ITPE | DESCRIPTION | | | | 1, 14, 19, 24 | NC | N/A | No internal connection. | | | | 2 | EN1 | I | Input control for channel 1 activation, internal pulldown. | | | | 3 | EN2 | I | Input control for channel 2 activation, internal pulldown. | | | | 4 | EN3 | I | Input control for channel 3 activation, internal pulldown. | | | | 5 | EN4 | I | Input control for channel 4 activation, internal pulldown. | | | | 6 | SEL1 | I | SNS channel-selection high bit; internal pulldown. | | | | 7 | SEL0 | I | SNS channel-selection low bit; internal pulldown. | | | | 8 | DIAG_EN | I | Enable-disable pin for diagnostics, internal pulldown. | | | | 9 | FLT | 0 | Open drain global fault output. Referred to $\overline{\text{FAULT}}$ , $\overline{\text{FLT}}$ , or fault pin. Recommended 5-10k $\Omega$ pullup resistor. | | | | 10 | LPM | 0 | Open drain LPM status pin. Pulled high by external supply if the device is in LPM or SLEEP state. Pulled low internally when device is in ACTIVE mode. Recommended 5-10k $\Omega$ pullup resistor. | | | | 11 | SNS | 0 | SNS current output. | | | | 12 | ILIM | 0 | Adjustable current limit. Connect a resistor to chip GND, SHORT the pin to chip GND, or leave the pin OPEN to set the current limit value. | | | | 13 | GND | Power | Ground of device. Connect to resistor- diode ground network to have reverse battery protection. | | | | 15,16 | VOUT4 | Power | Output of channel 4 of the high side switch, connected to load. | | | | 17,18 | VOUT3 | Power | Output of channel 3 of the high side switch, connected to load. | | | | 20, 21, 22, 23 | VBB | Power | Power supply. | | | | 25,26 | VOUT2 | Power | Output of channel 2 of the high side switch, connected to load. | | | | 27,28 | VOUT1 | Power | Output of channel 1 of the high side switch, connected to load. | | | | Thermal Pad | Pad | Power | Thermal Pad, internally shorted to ground. | | | English Data Sheet: SLVSH18 # **5 Specifications** ## 5.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|-----|------| | Maximum continuous supply voltage, V <sub>BB</sub> | | | 28 | V | | Load dump voltage, V <sub>LD</sub> | ISO16750-2:2010(E) | | 35 | V | | Reverse Polarity Voltage | Maximum duration of 3 minutes and with the application circuit | -18 | | V | | Enable pin current, I <sub>EN1</sub> ,I <sub>EN2</sub> , I <sub>EN3</sub> , I <sub>EN4</sub> | | -0.5 | 20 | mA | | Enable pin voltage, V <sub>EN1 ,V EN2</sub> , V <sub>EN3</sub> , V <sub>EN4</sub> | | -1.5 | 5.5 | V | | Diagnostic Enable pin current, I <sub>DIA_EN</sub> | | -0.5 | 20 | mA | | Diagnostic Enable pin voltage, V <sub>DIA_EN</sub> | | -1.5 | 5.5 | V | | Sense pin current, I <sub>SNS</sub> | | -10 | 150 | mA | | Sense pin voltage, V <sub>SNS</sub> | | -1.5 | 5.5 | V | | SELx pin current,I <sub>SELx</sub> | | -0.5 | 20 | mA | | SELx pin voltage,V <sub>SELx</sub> | | -1.5 | 5.5 | V | | FLT pin current, I <sub>FLT</sub> | | -30 | 2.5 | mA | | FLT pin voltage, V <sub>FLT</sub> | | -0.3 | 5.5 | V | | LPM pin current, I <sub>LPM</sub> | | -30 | 2.5 | mA | | LPM pin voltage, V <sub>LPM</sub> | | -0.3 | 5.5 | V | | ILIM pin current, I <sub>ILIM</sub> | | -0.5 | 20 | mA | | ILIM pin voltage, V <sub>ILIM</sub> | | -1.5 | 5.5 | V | | Reverse ground current, I <sub>GND</sub> | V <sub>BB</sub> < 0V | -50 | | mA | | Maximum junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|----------------------------------------|-------------------------------------------------------------------------------------|------------------------------|-------|------| | | | Human-body model (HBM), per AEC Q100-002<br>Classification Level 2 <sup>(2)</sup> | All pins except VBB and VOUT | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup> | Human-body model (HBM), per AEC Q100-002<br>Classification Level H3A <sup>(2)</sup> | VBB and VOUT | ±4000 | V | | | | Charged-device model (CDM), per AEC Q100-011 Classification Level C5 | All pins | ±750 | | - (1) All ESD strikes are with reference from the pin mentioned to GND - (2) AEC-Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specifications. #### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>Digital input pins are EN1, EN2, EN3, EN4, SEH, SEL, DIAG EN | _ | | MIN | MAX | UNIT | |----------------------|-----------------------------------------|-----|-----|------| | V <sub>VBB_NOM</sub> | Nominal supply voltage (1) | 4 | 18 | V | | V <sub>VBB_EXT</sub> | Extended supply voltage <sup>(2)</sup> | 3 | 28 | V | | V <sub>VBB_SC</sub> | Short circuit supply voltage capability | | 28 | V | | V <sub>DIN</sub> | All digital input pin voltage | -1 | 5.5 | V | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated 4 Product Folder Links: TPS4HC120-Q1 # 5.3 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>Digital input pins are EN1, EN2, EN3, EN4, SEH, SEL, DIAG EN | | | MIN | MAX | UNIT | |----------------|--------------------------------|-----|-----|------| | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | - (1) All operating voltage conditions are measured with respect to device GND - (2) Device will function within extended operating range, however some parametric values might not apply. ## **5.4 Thermal Information** | | | TPS4HC120-Q1 | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> (2) | DGQ (HVSSOP) | UNIT | | | | 28 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 32.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 32.4 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 8.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 8.3 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.1 | °C/W | - (1) For more information about traditional and new thermal metrics, see the SPRA953 application report. - (2) The thermal parameters are based on a 4-layer PCB according to the JESD51-5 and JESD51-7 standards. ## 5.5 Electrical Characteristics $V_{BB}$ = 6V to 18V, $T_A$ = -40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN. | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | INPUT VOL | TAGE AND CURRENT | | <u>'</u> | | | | | | V <sub>UVLOR</sub> | V <sub>BB</sub> undervoltage lockout rising | Managered with respect to | asured with respect to the GND pin of the device | | 3.6 | 4.0 | V | | V <sub>UVLOF</sub> | V <sub>BB</sub> undervoltage lockout falling | ineasured with respect to | the GND pin of the device | 2.5 | 2.75 | 3.0 | V | | \/ | VDS clamp voltage | T <sub>J</sub> = 25°C | | | | 43 | V | | $V_{Clamp}$ | VD3 clamp voltage | T <sub>J</sub> = -40°C to 150°C | | 34 | | 45 | V | | V <sub>OUT,Clamp</sub> | VOUT clamp voltage | T <sub>J</sub> = -40°C to 150°C | | -31 | | -23 | V | | IQ | Quiescent current all channels enabled | $V_{BB} \le 28V$ , $V_{ENx} = V_{DIAG_{-}}$ | <sub>EN</sub> = 5V, I <sub>OUTx</sub> = 0A | | 3.8 | 4.5 | mA | | I <sub>Q,DIAG_DIS</sub> | Quiescent current channel enabled diagnostic disabled | $V_{BB} \le 28V$<br>$V_{EN} = 5V V_{DIA\_EN} = 0V$ ,<br>$I_{OUTx} = 0A$ | $\begin{split} &V_{BB} \leq 28 \text{ V} \\ &V_{EN} = 5 \text{ V}, V_{DIA\_EN} = 0 \text{ V}, \\ &I_{OUTx} = 0 \text{ A} \end{split}$ | | 3.8 | 4.2 | mA | | I <sub>SB</sub> | Current consumption in standby mode | $V_{BB} \le 18V$ , $I_{SNS} = 0$ mA<br>$V_{ENx} = 0V$ , $V_{DIAG\_EN} = 5V$ , | $V_{BB} \le 18V$ , $I_{SNS} = 0mA$<br>$V_{ENX} = 0V$ , $V_{DIAG EN} = 5V$ , $V_{OUT} = 0V$ | | 3.8 | 4.5 | mA | | tsтву | Delay time to remain in standby mode before entering sleep mode | V <sub>ENx</sub> = V <sub>DIAG_EN</sub> = 5V to 0 | _ | | 20 | | ms | | | Sleep current (total | V <sub>BB</sub> ≤ 18V, V <sub>ENx</sub> = | T <sub>A</sub> = 25°C | | | 0.5 | μA | | SLEEP | device leakage including MOSFET channels) | $V_{\text{DIAG\_EN}} = 0V, V_{\text{OUT}} = 0V$ | T <sub>A</sub> = 125°C | | | 2 | μΑ | | 1 | Output leakage current | V <sub>BB</sub> ≤ 18V, V <sub>ENx</sub> = | T <sub>A</sub> = 25°C | | 0.01 | 0.2 | μA | | OUT(sleep) | per channel | $V_{DIAG\_EN} = 0V, V_{OUT} = 0V$ | T <sub>A</sub> = 125°C | | | 0.5 | μΑ | | | Continuous load current, | All channels enabled | -T <sub>A</sub> = 85°C | | 2 | | Α | | IL <sub>NOM</sub> | per channel | One channel enabled | 1A - 03 C | | 3 | | Α | | RON CHAF | RACTERISTICS | | | | | | | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 English Data Sheet: SLVSH18 # 5.5 Electrical Characteristics (続き) $V_{BB}$ = 6V to 18V, $T_A$ = -40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN. | | PARAMETER | TEST C | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------------------|------------------------------------------------------|---------------------------------|-------------|-------|-----|------| | | | 5V < V <sub>BB</sub> ≤ 28V, | T <sub>J</sub> = 25°C | | 120 | | mΩ | | D | On maniatan s | I <sub>OUT</sub> = 1A | T <sub>J</sub> = 150°C | | | 250 | mΩ | | R <sub>ON</sub> | On-resistance | 3V ≤ V <sub>BB</sub> ≤ 5V, | T <sub>J</sub> = 25°C | · | | 175 | mΩ | | | | I <sub>OUT</sub> =1A | T <sub>J</sub> = 150°C | | | 280 | mΩ | | ΔR <sub>ON</sub> | Percentage difference in R <sub>ON</sub> between channels | 5V < V <sub>BB</sub> ≤ 28V,<br>I <sub>OUT</sub> = 1A | T <sub>J</sub> = -40°C to 150°C | | 5 | | % | | | On-resistance during | 40)/ 4)/ 4 0)/ | T <sub>J</sub> = 25°C | | 120 | | mΩ | | R <sub>ON(REV)</sub> | reverse polarity | $-18V \le V_{BB} \le -6V$ | T <sub>J</sub> = 150°C | | | 250 | mΩ | | V <sub>F</sub> | Body diode forward conduction voltage | V <sub>EN</sub> = 0V I <sub>OUT</sub> = -0.1A | | | 0.8 | 1 | V | | CURRENT | SENSE CHARACTERISTI | cs | | | | | | | K <sub>SNS</sub> | Current sense ratio | I <sub>OUT</sub> = 1A | | | 1040 | | | | | | | 1 - 24 | | 1.9 | | mA | | | | | I <sub>OUT</sub> = 2A | -4 | | 3 | % | | | | V <sub>EN</sub> = V <sub>DIAG_EN</sub> = 5V | I <sub>OUT</sub> = 1.5A | | 1.43 | | mA | | | | | | -4 | | 3 | % | | | | | 1 - 750m A | | 0.72 | | mA | | | | | I <sub>OUT</sub> = 750mA | -4 | | 4 | % | | | | | I <sub>OUT</sub> = 300mA | | 0.29 | | mA | | | Current sense current | | | <b>-</b> 5 | | 5 | % | | SNS | and accuracy | | I <sub>OUT</sub> = 100mA | | 0.1 | | mA | | | | | | -12 | | 12 | % | | | | | I <sub>OUT</sub> = 75mA | | 0.072 | | mA | | | | | | -16 | | 16 | % | | | | | I - 20mA | | 0.03 | | mA | | | | | I <sub>OUT</sub> = 30mA | -35 | | 35 | % | | | | | I <sub>OUT</sub> = 15mA | | 0.014 | | mA | | | | | 1001 - 131117 | <b>–</b> 75 | | 75 | % | | SNS CHAF | RACTERISTICS | | | | | | | | | | $V_{DIAG\_EN} = 5V, R_{SNS} = 1$ | kΩ | 4.5 | 5 | 5.2 | V | | V <sub>SNSFH</sub> | V <sub>SNS</sub> fault high-level | $V_{DIAG\_EN}$ = 3.3V, $R_{SNS}$ = | 1kΩ | 3.2 | 3.6 | 3.9 | V | | | | $V_{DIAG\_EN}$ = 1.8V, $R_{SNS}$ = 1k $\Omega$ | | 3.2 | 3.6 | 3.9 | V | | SNSFH | I <sub>SNS</sub> fault high-level | V <sub>DIAG_EN</sub> > V <sub>IH,DIAG_EN</sub> | | 4.5 | | 6.5 | mA | | | V <sub>BB</sub> headroom needed | V <sub>DIAG_EN</sub> = 3.3V | Measured with respect to | 5 | | | V | | $V_{BB\_ISNS}$ | for full current sense and fault functionality | V <sub>DIAG EN</sub> = 5V | GND pin of device | 6.5 | | | V | # 5.5 Electrical Characteristics (続き) $V_{BB}$ = 6V to 18V, $T_A$ = -40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN. | | PARAMETER | TEST CC | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|------| | | | $R_{ILIM} > 60k\Omega$ (ILIM = OPE | EN) | 3.8 | 4.8 | 5.6 | Α | | | | $R_{ILIM} < 1.1k\Omega$ (ILIM = GN | D) | 1.9 | 2.2 | 2.4 | Α | | | | $R_{ILIM} = 2.49k\Omega$ | | | 1.9 | | Α | | la | | $R_{ILIM} = 4.87k\Omega$ | | | 1.7 | | Α | | | I summand line it a attingu | R <sub>ILIM</sub> = 9.76kΩ | | | 1.5 | | Α | | CL | I <sub>CL</sub> current limit setting | R <sub>ILIM</sub> = 16.5kΩ | | 1.1 | 1.25 | 1.4 | Α | | | | R <sub>ILIM</sub> = 23.2kΩ | | | 1 | | Α | | | | R <sub>ILIM</sub> = 31.6kΩ | | | 0.75 | | Α | | | | $R_{ILIM} = 43.2k\Omega^{(1)}$ | | | 0.5 | | Α | | | | $R_{ILIM} = 57.6k\Omega^{(1)}$ | | 0.19 | 0.25 | 0.32 | Α | | CL_LINPK | Linear Mode peak | $T_J = -40^{\circ}\text{C to } 150^{\circ}\text{C},$<br>dI/dt < 0.01 A/ms | I <sub>ILIM</sub> = 0.25A to 2.2A | | | 1.6 × I <sub>CL</sub> | Α | | CL_ENPS | Peak current enabling into permanent short | $T_J = -40^{\circ}\text{C to } 150^{\circ}\text{C}$ | Load = 5uH +100mΩ | | 2 | 2.25 × I <sub>CL</sub> | Α | | l <sub>ovcr</sub> | OVCR Peak current when short is applied while switch enabled | T <sub>J</sub> = -40°C to 150°C | Load = 5uH +100mΩ | | | 12 | Α | | FAULT CHA | ARACTERISTICS | | | | | - | | | R <sub>OL</sub> | Open-load (OL) detection internal resistor | V <sub>EN</sub> = 0V, V <sub>DIAG_EN</sub> = 5V | V <sub>EN</sub> = 0V, V <sub>DIAG_EN</sub> = 5V | | 150 | 175 | kΩ | | t <sub>OL</sub> | Open-load (OL) detection deglitch time | | $v_{EN} = 0V$ , $V_{DIAG\_EN} = 5V$ , When $V_{BB} - V_{OUT} < V_{OL}$ , uration longer than $t_{OL}$ . Openload detected. | | 300 | 500 | μs | | V <sub>OL</sub> | Open-load (OL) detection voltage | V <sub>EN</sub> = 0V, V <sub>DIAG_EN</sub> = 5V | <sub>EN</sub> = 0V, V <sub>DIAG_EN</sub> = 5V | | | 1.5 | V | | t <sub>OL1</sub> | OL and STB indication-<br>time from EN falling | $I_{EN}$ = 5V to 0V, $V_{DIAG\_EN}$ = 5V<br>$I_{DUT}$ = 0mA, $V_{OUT}$ = $V_{BB}$ – $V_{OL}$ | | | | 500 | μs | | t <sub>OL2</sub> | OL and STB indication-<br>time from DIA_EN rising | | $V_{\text{EN}} = 0\text{V}, \text{V}_{\text{DIAG}\_\text{EN}} = 0\text{V to 5V}$ $V_{\text{DUT}} = 0\text{mA}, \text{V}_{\text{OUT}} = \text{V}_{\text{BB}} - \text{V}_{\text{OL}}$ | | | 600 | μs | | T <sub>ABS</sub> | CHx Thermal shutdown threshold | | | 162 | | | °C | | T <sub>HYS</sub> | CHx Thermal shutdown hysteresis | | | | | 30 | °C | | T <sub>REL</sub> | CHx Relative thermal shutdown | | | | 80 | | °C | | FAULT_FLT | Fault indication-time | V <sub>DIAG_EN</sub> = 5V<br>Time between fault and F | LT asserting | | | 60 | μs | | FAULT_SNS | Fault indication-time | V <sub>DIAG_EN</sub> = 5V<br>Time between fault and I <sub>S</sub> | <sub>SNS</sub> settling at V <sub>SNSFH</sub> | | | 60 | μs | | t <sub>RETRY</sub> | Retry time | Time from fault shutdown (thermal shutdown). | until switch re-enable | 1 | 2 | 3 | ms | | LOW POW | ER MODE | | | | | | | | LPM,enter | Load current level for entry to LPM | t > t <sub>STBY</sub> | | 83 | 110 | 137 | mA | | LPM,exit | Load current level for exit of LPM | | | 130 | 165 | 200 | mA | | R <sub>DSON,LPM</sub> | R <sub>DSON</sub> in Low Power<br>Mode | 50mA I <sub>LOAD</sub> | | | 130 | | mΩ | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 1 Product Folder Links: *TPS4HC120-Q1*English Data Sheet: SLVSH18 # 5.5 Electrical Characteristics (続き) $V_{BB}$ = 6V to 18V, $T_A$ = -40°C to 125°C (unless otherwise noted); Typical application is 13.5V, 1A, RILIM = Open (unless otherwise specified). Digital input pins are EN1, EN2, EN3, EN4, SEL0, SEL1, DIAG\_EN. | | PARAMETER | TEST CO | MIN | TYP | MAX | UNIT | | |-------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------|----------------------|-----|------|----| | $I_{Q,LPM}$ | Quiscent current per channel in LPM with all channels enabled | 0mA I <sub>LOAD</sub> | -40°C to 125°C | | | 20 | μΑ | | t <sub>LPM</sub> | LPM Transistion indication-time | Device in LPM transition of time between current incre | | | | 50 | μs | | t <sub>WAKE</sub> | Recovery/Exit time from LPM | Device in LPM transition of<br>time between wake interru<br>LPM asserting | out<br>upt (EN, DIAG_EN pin) and | | | 50 | μs | | I <sub>PKLPM,exit</sub> | Current peak coming out of LPM. Current setting ≤ 2.25A | Peak current for immediate shutoff in LPM | | 1.6×I <sub>LIM</sub> | | | | | DIGITAL IN | PUT PIN CHARACTERIST | ics | | | | ' | | | V <sub>IL, DIN</sub> | Input voltage low-level | No GND Network | | | | 8.0 | V | | V <sub>IH, DIN</sub> | Input voltage high-level | No GND Network | No GND Network | | | | V | | V <sub>IHYS, DIN</sub> | Input voltage hysteresis | | | 100 | | | mV | | D | Internal pulldown resistor for ENx, DIAG_EN | | | 0.7 | 1 | 1.3 | МΩ | | R <sub>PD_DIN</sub> | Internal pulldown resistor for SEL0, SEL1 | | | 0.7 | 1 | 1.3 | МΩ | | | Input current high-level for SEL0, SEL1 | V <sub>DINx</sub> = 5.5V | | | | 10 | μΑ | | I <sub>IH, DIN</sub> | Input current high-level for DIAG_EN | V <sub>DIAG_EN</sub> = 5.5V | , | | 30 | μΑ | | | I <sub>IH, DIN</sub> | Input current high-level for ENx | V <sub>ENx</sub> = 5.5V | | | | 30 | μΑ | | DIGITAL C | UTPUT PIN CHARACTERI | STICS | | | | ' | | | $V_{LPM}$ | LPM low output voltage | I <sub>LPM</sub> = 2mA | | | | 0.4 | V | | V <sub>FLT</sub> | FLT low output voltage | I <sub>FLT</sub> = 2mA | | | | 0.4 | V | <sup>(1)</sup> If using GND network, accuracy for this current limit setting will be shifted from the table value # **5.6 SNS Timing Characteristics** $V_{BB} = 6V$ to 18V, $T_A = -40^{\circ}$ C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | SNS TIMI | NG - CURRENT SENSE | | | | | | | <b>+</b> | Settling time from rising edge of DIAG_EN | $V_{EN}$ = 5V, $V_{DIAG\_EN}$ = 0V to 5V<br>$R_{SNS}$ = 1k $\Omega$ , $I_L$ = 30mA | | | 60 | μs | | TSNSION1 50% of V <sub>DIAG_EN</sub> to 90% of settled ISNS | $V_{ENx}$ = 5V, $V_{DIAG\_EN}$ = 0V to 5V<br>$R_{SNS}$ = 1k $\Omega$ , $I_L$ = 1A | | | 30 | μs | | | t <sub>SNSION2</sub> | Settling time from rising edge of EN and DIAG_EN 50% of V <sub>DIAG_EN</sub> V <sub>EN</sub> to 90% of settled ISNS | $V_{EN} = V_{DIAG\_EN} = 0V \text{ to } 5V$<br>$VBB = 13.5\overline{V} \text{ R}_{SNS} = 1k\Omega, \text{ R}_{LOAD} = 20\Omega$ | | | 150 | μs | | t <sub>snsion3</sub> | Settling time from rising edge of EN with DIAG_EN HI; 50% of V <sub>DIAG_EN</sub> V <sub>EN</sub> to 90% of settled ISNS | $V_{EN}$ = 0V to 5V, $V_{DIAG\_EN}$ = 5V, VBB = 13.5V, $R_{SNS}$ = 1k $\Omega$ , $R_{LOAD}$ = 20 $\Omega$ | | | 150 | μs | | t <sub>SNSIOFF</sub> | Settling time from falling edge of DIAG_EN | $V_{EN}$ = 5V, $V_{DIAG\_EN}$ = 5V to 0V VBB = 13.5V $R_{SNS}$ = 1k $\Omega$ , $R_L$ = 20 $\Omega$ | | | 20 | μs | # 5.6 SNS Timing Characteristics (続き) $V_{BB}$ = 6V to 18V, $T_A$ = -40°C to 125°C (unless otherwise noted) | | PARAMETER | PARAMETER TEST CONDITIONS | | | MAX | UNIT | |----------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|-----|------| | t <sub>SETTLEH</sub> | Settling time from rising edge of load step | $V_{EN}$ = 5V, $V_{DIAG\_EN}$ = 5V<br>$R_{SNS}$ = 1k $\Omega$ , $I_{OUT}$ = 10mA to 1A | | | 20 | μs | | t <sub>SETTLEL</sub> | Settling time from falling edge of load step | $V_{EN}$ = 5V, $V_{DIAG\_EN}$ = 5V<br>$R_{SNS}$ = 1k $\Omega$ , $I_{OUT}$ = 1A to 10mA | | | 20 | μs | | t <sub>SELx</sub> | Multi-sense transition delay from channel to channel | $V_{EN}$ = 5V, $V_{DIAG\_EN}$ = 5V<br>$R_{SNS}$ = 1k $\Omega$ , $I_{OUT1}$ = 1A to $I_{OUT2}$ = 0.5A | | | 50 | μs | # **5.7 Switching Characteristics** $V_{BB}$ = 13.5V, $T_A$ = -40°C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|------|------| | <b>t</b> | Channel Turn-on delay time (from Active) | $V_{BB}$ = 13.5V, $R_{L}$ = 1k $\Omega$ 50% of EN to | | 30 | 55 | μs | | t <sub>DR</sub> | Channel Turn-on delay time (from Sleep or LPM) | 10% of VOUT | | 40 | 60 | μs | | | Channel Turn-off delay time (from Active) | $V_{BB} = 13.5 \text{ V}, R_{L} = 10\Omega 50\% \text{ of EN}$ | | 30 | 55 | μs | | DF | Channel Turn-off delay time (from LPM) | to 90% of VOUT | | 30 | 85 | μs | | SR <sub>R</sub> | VOUT rising slew rate | $V_{BB}$ = 13.5V, 20% to 80% of $V_{OUT}$ , $R_L$ = 10 $\Omega$ | 0.1 | 0.3 | 0.55 | V/µs | | SR <sub>F</sub> | VOUT falling slew rate | $V_{BB}$ = 13.5V, 80% to 20% of $V_{OUT}$ , $R_L$ = 10 $\Omega$ | 0.1 | 0.3 | 0.5 | V/µs | | ON | Channel Turn-on time (Standby delay to Active) | $V_{BB} = 13.5V, R_{L} = 10\Omega 50\%$ of EN to 80% of VOUT | 30 | 50 | 100 | μs | | OFF | Channel Turn-off time (Active to Standby delay) | $V_{BB} = 13.5V, R_{L} = 10\Omega 50\%$ of EN to 20% of VOUT | 30 | 70 | 145 | μs | | | | 1ms enable pulse $V_{BB}$ = 13.5V, $R_{L}$ = 10 $\Omega$ | -40 | | 40 | μs | | ON - t <sub>OFF</sub> | Turn-on and off matching | 200-μs enable pulse, $V_{BB}$ = 13.5V, $R_L$ = 10 $\Omega$ , | -40 | | 40 | μs | | PWM accuracy - average load | | 200-μs enable pulse (1ms period), $V_{BB}$ = 13.5V, $R_{L}$ = 10Ω | -25 | | 25 | % | | Δ <sub>PWM</sub> current | ≤500Hz, 50% Duty cycle V <sub>BB</sub> = 13.5V, R <sub>L</sub> = 10Ω | -12 | | 12 | % | | | = <sub>ON</sub> | Switching energy losses during turn-<br>on | V <sub>BB</sub> = 13.5V, R <sub>L</sub> = 10Ω | | 0.5 | | mJ | | E <sub>OFF</sub> | Switching energy losses during turn-off | V <sub>BB</sub> = 13.5V, R <sub>L</sub> = 10Ω | | 0.5 | | mJ | Product Folder Links: TPS4HC120-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 9 # 5.8 Typical Characteristics # **5.8 Typical Characteristics (continued)** Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 11 # **5.8 Typical Characteristics (continued)** # 6 Detailed Description #### 6.1 Overview The TPS4HC120-Q1 device is a smart high-side switch, with internal charge pump and quad-channel integrated NMOS power FETs. Full diagnostics and high-accuracy current-sense features enable intelligent control of the load. The adjustable current-limit function greatly improves the reliability of the whole system. The device has logic pins to enable each of the four channels and a separate pin to enable the diagnostic output with two pins to select the channel to be output on the analog current SNS pin. It also implements a global FLT pin to be used as an interrupt to the MCU. The external high-accuracy current limit allows setting the current-limit value by applications. When overcurrent occurs, the device improves system reliability by clamping the inrush current effectively. The device can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage. For inductive loads (relays, solenoids, valves), the device implements an active clamp between drain and source to protect itself. During the inductive switching-off cycle, both the energy of the power supply and the load are dissipated on the high-side switch. The device also optimizes the switching-off slew rate when the clamp is active, which helps the system design by keeping the effects of transient power and EMI to a minimum. When the current consumptions on all channels are small, along with other requirements described in Entry into LPM, the device automatically enters the Low Power Mode. This state has ultra-low quiescent current consumption, and is suitable for the loads that are active when the vehicle is OFF to preserve the battery. There is a dedicated LPM pin that indicates the mode of the device, and can be used as an interrupt signal to wake up the MCU. The TPS4HC120-Q1 device is able to drive a wide variety of resistive, inductive, and capacitive loads, including low-wattage bulbs, LEDs, relays, solenoids, heaters, and sub-modules. #### 6.2 Functional Block Diagram English Data Sheet: SLVSH18 #### 6.3 Feature Description #### 6.3.1 Pin Current and Voltage Conventions For reference purposes throughout the data sheet, current directions on their respective pins are as shown by the arrows in 🗵 6-1. All voltages are measured relative to the ground plane. 図 6-1. Voltage and Current Conventions #### 6.3.2 Low Power Mode #### **Entry into LPM** When the load current going through the channel is below the $I_{LPM,enter}$ threshold on all active channels and diagnostics are turned off (DIAG\_EN is low) for longer than $t_{STBY}$ , the device automatically enters into LPM. This means that the digital core is turned off and the charge pump strength is reduced to reduce the quiescent current to $I_{OLPM}$ . All the requirements below need to be met for the device to enter the LPM automatically: - T<sub>J</sub> < 125°C</li> - V<sub>BB</sub> ≥ 6V - · DIAG EN is LOW - · At least one channel is ON - All the ON channels have load currents < I<sub>I PM enter</sub> per channel - No EN pin toggling - All the above conditions are true for time longer than t<sub>STBY</sub> い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS4HC120-Q1* 図 6-2. Entering LPM #### **During LPM** The quiescent current of the device during LPM, $I_{Q,LPM}$ , is a function of how many channels are active and is proportional to the load current meaning that the lower the load current during this time, the lower the quiescent current is. Additionally, since the digital core is disabled, the diagnostics like current sensing or open load detection are not available during this mode. If diagnostics are desired, the DIAG\_EN pin can be enabled to exit LPM and return the part back to normal operation. Once DIAG\_EN is disabled the device goes back into LPM after $t_{STBY}$ . Similarly, the current limit mechanism is not active in the same manner as by definition the minimum current limit is higher than the entry point of LPM. However, the short-circuit protection will still be in place to protect the device. Below is the summary of the behavior of the device during LPM: - I<sub>q</sub> reduces to I<sub>Q,LPM</sub> per channel - R<sub>DS,ON</sub> per channel increases to R<sub>DSON,LPM</sub> - No clamped current limit for overload conditions as the device will exit the LPM first - Short-circuit protection is in place to shut off the device if load current increases to I<sub>PKLPM exit</sub> during LPM - No thermal shutdown protection #### **Exiting LPM** The device exits LPM if any of four conditions is met: Load current increases slowly: If the load current increases beyond I<sub>LPM,exit</sub> slowly, the device wakes up and pulls the LPM pin low to signal the device is no longer in low power mode. The output votlage droop is minimal. 図 6-3. Exiting LPM With Load Current Slow Increase Load current increases rapidly (short-circuit): If the load current increases rapidly beyond I<sub>LPM,exit</sub>, the device shuts down to protect itself and come back on within the t<sub>WAKE</sub> time in normal operation with full functionality. As the part comes back on, LPM pin is pulled LOW to represent that the part has come out of LPM. The FLT pin will also be pulled low is the fault is still present. 図 6-4. Exiting LPM With Rapid Load Current Increase (Short-Circuit) - Any ENx is toggled (from ON to OFF or OFF to ON): If any channel is turned ON or turned OFF during LPM, the device wakes up and perform the desired action. After the device wakes up, if the LPM entry conditions are still met, the part enters LPM again after t<sub>STBY</sub>. - DIAG\_EN is turned ON: if DIAG\_EN goes high, the device goes into the DIAGNOSTIC mode which fully turns on the part so that all of the functionality works as intended in the DIAGNOSTIC state. If DIAG\_EN goes back low, with all LPM entry conditions are met, the part goes back into LPM after t<sub>STBY</sub>. Any time the device comes out of LPM to ACTIVE state, the LPM pin is pulled LOW. If the system needs to wake up when the device comes out of LPM, the LPM pin can be used to send a wake up signal to the MCU. Otherwise the LPM pin can be ignored. #### 6.3.3 Accurate Current Sense The high-accuracy current-sense function is internally implemented, which allows a better real-time monitoring effect and more-accurate diagnostics without further calibration. A current mirror is used to source 1 / $K_{SNS}$ of the load current, flowing out to the external resistor between the SNS pin and GND, and reflected as voltage on the SNS pin. $K_{SNS}$ is the ratio of the output current and the sense current. The accuracy values of $K_{SNS}$ quoted in the electrical characteristics do take into consideration temperature and supply voltage. Each device was internally calibrated while in production, so post-calibration by users is not required in most cases. The maximum voltage out on the SNS pin is clamped to $V_{SNSFH}$ , which is the fault voltage level. To make sure that this voltage is not higher than the system can tolerate, the max voltage at the DIAG\_EN pin has been limited to the voltage at the SNS pin. If DIAG\_EN is between $V_{IH}$ and 3.3V, the maximum output on the SNS pin is approximately 3.3V. However, if the voltage at DIAG\_EN is above 3.3V, then the fault SNS voltage, $V_{SNSFH}$ , tracks that voltage up to 5V. Tracking is done because the GPIO voltage output that is powering the diagnostics through DIAG\_EN is close to the maximum acceptable ADC voltage within the same microcontroller. Therefore, the sense resistor value, $R_{SNS}$ , can be chosen to maximize the range of currents needed to be measured by the system. The $R_{SNS}$ value must be chosen based on application need. The maximum usable $R_{SNS}$ value is bounded by the ADC minimum acceptable voltage, $V_{ADC,min}$ , for the smallest load current needed to be measured by the system, $I_{LOAD,min}$ . The minimum acceptable $R_{SNS}$ value has to ensure the $V_{SNS}$ voltage is below the $V_{SNSFH}$ value so that the system can correctly determine faults. This difference between the maximum readable current through the SNS pin, $I_{LOAD,max} \times R_{SNS}$ , and the $V_{SNSFH}$ is called the headroom voltage, $V_{HR}$ . The headroom voltage is determined by the system but is important so that there is a difference between the maximum readable current and a fault condition. Therefore, the minimum $R_{SNS}$ value has to be the $V_{SNSFH}$ minus the $V_{HR}$ times the sense current ratio, $K_{SNS}$ divided by the maximum load current the system must measure, $I_{LOAD,max}$ . Use the following equation to set the boundary equation. 図 6-5. Voltage Indication on the Current-Sense Pin The maximum current the system wants to read, $I_{LOAD,max}$ , must be below the current-limit threshold because after the current-limit threshold is tripped the $V_{SNS}$ value goes to $V_{SNSFH}$ . 図 6-6. Current-Sense and Current-Limit Block Diagram Because this scheme adapts based on the voltage coming in from the MCU, there is no need to have a Zener diode on the SNS pin to protect from high voltages. かせ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS4HC120-Q1* #### 6.3.4 Adjustable Current Limit A high-accuracy adjustable current limit allows higher reliability, which protects the power supply and wires during short circuit or power up by being programed to an acceptable level. Also, current limiting can save system costs by reducing PCB traces, connector size, capacity of the preceding power stage and possibly reducing wire gauge. Current limit offers protection from over-stressing to the load and integrated power FET. the current limit regulates the output current to the set value, asserts the $\overline{FLT}$ pin, and pulls up the SNS pin to $V_{SNSFH}$ if the device is set up to output that channel on the SNS pin. The device can be programmed to different current limit values through an external resistor on the ILIM pin. There are 10 current limit settings which can be set based on resistors values in 表 6-1. ≤1% tolerance resistors should be used for R<sub>ILIM</sub> resistor. | 表 6-1. Current Limit Setting Through External | |-----------------------------------------------| | Resistor | | ALLOWED RESISTOR<br>VALUE(1) | ILIM THRESHOLD | |------------------------------|----------------| | 57.6kΩ | 250mA | | 43.2kΩ | 500mA | | 31.6kΩ | 750mA | | 23.2kΩ | 1A | | 16.5kΩ | 1.25A | | 9.76kΩ | 1.5A | | 4.87kΩ | 1.75A | | 2.49kΩ | 2A | | Short to GND (<1.1kΩ) | 2.25A | | Open (>60 kΩ) | 5A | | | | 注 Any resistor settings that are not listed in this table can be interpreted as one of the adjacent levels, which is not a recommended configuration. To set a different inrush current limit and steady state current limit, the current limit resistor can be changed dynamically when the device is ON. MOSFET based control scheme can be adopted for changing the current limit on the fly. However, the components and the layout at ILIM pin need to be considered carefully to minimize the capacitance at the pin. Any capacitance ≥ 100pF at ILIM pin might affect the current limit functionality. MOSFET with low input capacitance needs to be selected for dynamic current limit. A current limit event occurs when $I_{OUTx}$ reaches the regulation threshold level, $I_{CL}$ . When $I_{OUT}$ reaches the current limit threshold, $I_{CL}$ , the device can remain enabled and limit $I_{OUTx}$ to $I_{CL}$ . When the device remains enabled (and limits $I_{OUT}$ ), thermal shutdown may be triggered due to the high amount of power dissipation in the FET. The regulation loop response when the device is enabled into a short circuit is shown in $\boxtimes$ 6-7. Please note that the current may peak at a higher value ( $I_{CL}$ ENPS) than the regulation threshold ( $I_{CL}$ ). When an over-current event occurs, the current limit must respond quickly in order to limit the peak current seen on short circuits (both hot and enabling into a short). The peak has to be limited to ensure that the supply does not droop for a given amount of supply capacitance. This is especially important in applications where the device is powered from a DC/DC instead of car battery. Product Folder Links: TPS4HC120-Q1 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 図 6-7. Enable Into Short Current Limit However, a higher ( $I_{CL\_LINPK}$ ) output current than the current limit regulation loop threshold ( $I_{CL}$ ) may be available from the switch during an overload condition before the current limitation is applied. 図 6-8. Linear Peak From Soft Short The device applies a strong pulldown to limit the current during the short circuit event while the switch is enabled. The current will then drop down to zero before the current limit regulation loop engages and the switch turn-on and the behavior will be similar to the enable into a short circuit case. #### 6.3.5 Inductive-Load Switching-Off Clamp When switching an inductive load off, the inductive reactance tends to pull the output voltage negative. Excessive negative voltage could cause the power FET to break down. To protect the power FET, an internal clamp between drain and source is implemented, namely $V_{DS(clamp)}$ . かせ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS4HC120-Q1* $$V_{DS(clamp)} = V_{VS} - V_{OUT}$$ (2) During the period of demagnetization ( $t_{decay}$ ), the power FET is turned on for inductance-energy dissipation. The total energy is dissipated in the high-side switch. Total energy includes the energy of the power supply ( $E_{(VS)}$ ) and the energy of the load ( $E_{(load)}$ ). If resistance is in series with inductance, some of the load energy is dissipated on the resistance. $$E_{(HSS)} = E_{(VS)} + E_{(load)} = E_{(VS)} + E_{(L)} - E_{(R)}$$ (3) When an inductive load switches off, $E_{(HSS)}$ causes high thermal stressing on the device. The upper limit of the power dissipation depends on the device intrinsic capacity, ambient temperature, and board dissipation condition. 図 6-10. Drain-to-Source Clamping Structure 図 6-11. Inductive Load Switching-Off Diagram From the perspective of the high-side switch, $E_{(HSS)}$ equals the integration value during the demagnetization period. 21 Product Folder Links: TPS4HC120-Q1 $$\begin{split} E_{(HSS)} &= \int_{0}^{t_{(decay)}} V_{DS(clamp)} \times I_{OUT}(t) dt \\ t_{(decay)} &= \frac{L}{R} \times In \left( \frac{R \times I_{OUT(max)} + \left| V_{OUT} \right|}{\left| V_{OUT} \right|} \right) \\ E_{(HSS)} &= L \times \frac{V_{VS} + \left| V_{OUT} \right|}{R^2} \times \left[ R \times I_{OUT(max)} - \left| V_{OUT} \right| \ In \left( \frac{R \times I_{OUT(max)} + \left| V_{OUT} \right|}{\left| V_{OUT} \right|} \right) \right] \end{split} \tag{4}$$ When R approximately equals 0, $E_{(HSD)}$ can be given simply as: $$E_{(HSS)} = \frac{1}{2} \times L \times I_{OUT(max)}^2 \frac{V_{VS} + |V_{OUT}|}{|V_{OUT}|}$$ (5) Note that for PWM-controlled inductive loads, it is recommended to add the external freewheeling circuitry shown in $\boxtimes$ 6-12 to protect the device from repetitive power stressing. TVS is used to achieve the fast decay. See $\boxtimes$ 6-12 for more details. 図 6-12. Protection With External Circuitry #### 6.3.6 Fault Detection and Reporting #### 6.3.6.1 Diagnostic Enable Function The DIAG\_EN pin enables or disables the diagnostic functions. If multiple devices are used, but the ADC resource is limited in the microcontroller, the MCU can use GPIOs to set DIAG\_EN high to enable the diagnostics of one device while disabling the diagnostics of the other devices by setting DIAG\_EN low. In addition, the device can keep the power consumption to a minimum by setting DIAG\_EN and ENx low. #### 6.3.6.2 Multiplexing of Current Sense SELx pins are used to multiplex the shared current-sense function among the four channels within the same device. Pulling each pin high or low sets the corresponding channel to be output on the SNS pin if DIAG\_EN is high. FLT still represents a global interrupt that goes low if a fault occurs on any channel. If current sense information needs to be multiplexed across different devices, then it is not recommended to directly tie the SNS pins together across multiple devices. When the DIAG EN is LOW, there is an internal 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated clamp at SNS pin that clamps the voltage to approximately 2V. One device SNS pin might affect the other devices SNS readback if tied directly. To use SNS pin across multiple devices, it is recommended to connect individual SNS pin to different analog input pins of MCU, as illustrated in $\boxtimes$ 6-13. Alternatively, an external analog MUX can be used to connect to a single MCU pin, as illustrated in $\boxtimes$ 6-14. 表 6-2. Diagnosis Configuration Table | <u></u> | | | | | | | | | | | | |---------|-----|------|------|-----------------------|-------------------------------|--------------|----------------------------------------------|--|-----------------------------------------|--------|-------------------------------------| | DIAG_EN | ENx | SEL0 | SEL1 | SNS ACTIVATED CHANNEL | SNS | FLT | PROTECTIONS AND DIAGNOSTICS | | | | | | L | Н | _ | _ | _ | 0V. Clamp to 2V internally if | See 表<br>6-3 | SNS disabled, FLT reporting, full protection | | | | | | | L | | | | | | | | external voltage is applied to the pin. | High-Z | Diagnostics disabled, no protection | | | | 0 | 0 | Channel 1 | | | | | | | | | Н | | 0 | 1 | Channel 2 | See 表 6-3 | See 表 | See 表 6-3 | | | | | | | _ | 1 | 0 | Channel 3 | See 😿 6-3 | 6-3 | See 🛪 6-3 | | | | | | | | 1 | 1 | Channel 4 | | | | | | | | #### 6.3.6.3 FAULT Reporting The global FLT pin is used to monitor the global fault condition among all the channels. When a fault condition occurs on any channel, the FLT pin is pulled down to GND. A 3.3-V or 5-V external pullup is required to match the supply level of the microcontroller. The FLT pin reports faults on any channel as long as the device is not in the SLEEP or LOW POWER MODE. After the $\overline{\text{FAULT}}$ report, the microcontroller can check and identify the channel in fault status by multiplexed current sensing. The SNS pin also works as a fault report with an internal pullup voltage, $V_{\text{SNSFH}}$ if DIAG\_EN is high. #### 6.3.6.4 Fault Table 表 6-3. Fault Table | CONDITIONS | ENx | OUTx | SNS (If<br>DIAG_EN is<br>high) | FLT (with external pull-up) | BEHAVIOR | FAULT RECOVERY | |------------|-----|-------------------------------------------------------|-----------------------------------------|-----------------------------|----------|----------------| | | L | L | 0 | Н | Normal | _ | | Normal | Н | V <sub>BB</sub> - I <sub>LOAD</sub> × R <sub>ON</sub> | I <sub>LOAD</sub> /<br>K <sub>SNS</sub> | Н | Normal | _ | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 23 #### 表 6-3. Fault Table (続き) | St 0-0.1 duit fable (MDE) | | | | | | | |------------------------------------------------------|-------|------------------------------------------------------------|---------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | CONDITIONS | ENx | OUTx | SNS (If<br>DIAG_EN is<br>high) | FLT (with external pull-up) | BEHAVIOR | FAULT RECOVERY | | Overcurrent | н | V <sub>BB</sub> -<br>I <sub>LIM</sub> ×<br>R <sub>ON</sub> | V <sub>SNSFH</sub> | L | Holds the current<br>at the current limit<br>until thermal<br>shutdown or when<br>the overcurrent<br>event is removed. | Auto | | Open load, short to battery, reverse | L | Н | V <sub>SNSFH</sub> | L | Internal pull-up resistor is active. Fault is asserted when V <sub>VS</sub> – V <sub>OUTx</sub> < V <sub>(ol,off)</sub> | Auto | | polarity | Ι | Н | I <sub>LOAD</sub> /<br>K <sub>SNS</sub> ≈ 0 | Н | Normal behavior.<br>User can make<br>judgement based<br>on SNS pin<br>output. | _ | | Hot short | н | L | V <sub>SNSFH</sub> | L | Device will<br>immediately<br>shutdown, and re-<br>enable into current<br>limit. | Auto-retry into current limit until thermal shutdown. Repeat until the fault goes away. | | Enable into permanent short | L → H | L | V <sub>SNSFH</sub> | L | Device will enable into current limit until thermal shutdown. | Auto-retry into current limit until thermal shutdown. Repeat until the fault goes away. | | Absolute thermal shutdown, Relative thermal shutdown | Н | L | V <sub>SNSFH</sub> | L | Shuts down when<br>devices hits<br>relative or<br>absolute thermal<br>shutdown. | Output auto-retry after t <sub>RETRY</sub> . Fault recovers when T <sub>J</sub> < T <sub>HYS</sub> or when ENx toggles. | | Reverse polarity | х | x | × | | Х | Channel turns on to lower power dissipation. Current into ground pin needs to be limited by external ground network. | #### 6.3.7 Full Diagnostics #### 6.3.7.1 Short-to-GND and Overload Detection When a channel is on, a short to GND or overload condition causes overcurrent. If the overcurrent triggers either the internal or external current-limit threshold, the fault condition is reported out. The microcontroller can handle the overcurrent by turning off the switch. The device will clamp the current to $I_{CL}$ until thermal shutdown. TPS4HC120A automatically recovers when the fault condition is removed. In a hot short condition, when the short-circuit is applied when the EN is HIGH, the device will shutdown immediately, and auto-retry the same as enable into permanent short condition, as shown in $\boxtimes$ 6-9. #### 6.3.7.2 Open-Load Detection #### 6.3.7.2.1 Channel On When a channel is ON, benefiting from the high-accuracy current sense in the small current range, if an open-load event occurs, it can be detected as an ultra low $V_{SNS}$ and handled by the microcontroller. Note that the detection is not reported on the $\overline{FAULT}$ pin or the fault registers. The microcontroller must multiplex the SEL and SEH pins to output the correct channel out on the SNS pin. Product Folder Links: TPS4HC120-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 6.3.7.2.2 Channel Off In the OFF state, when DIAG\_EN is high, there is an internal pull-up resistor R<sub>OL</sub> that pulls up a channel to V<sub>BB</sub>. The specific channel that gets pulled up is based on the selection of SEL0 and SEL1, and the other channels do not have the pull-up resistor engaged. If there is load present at the selected channel, then the output voltage is pulled to around 0V, as the load is much stronger than the R<sub>OL</sub>. In the case of an open load, the output voltage will be pulled close to the supply voltage by the $R_{OL}$ . If $V_{BB}$ - $V_{OUT}$ < $V_{OL,off}$ for the selected channel, the $\overline{FLT}$ pin goes low to indicate the fault to the MCU, and the SNS pin is pulled up to I<sub>SNSFH</sub>. 図 6-15. Open-Load Detection in Off-State #### 6.3.7.3 Short-to-Battery Detection Short-to-battery has the same detection mechanism and behavior as open-load detection, in both the on-state and off-state. See 表 6-3 for more details. #### 6.3.7.4 Reverse-Polarity and Battery Protection Reverse-polarity, commonly referred to as reverse battery, occurs when the ground of the device goes to the battery potential, $V_{GND} = V_{BAT}$ , and the supply pin goes to ground, $V_{BB} = 0V$ . In this case, if the EN2 pin has a path to the ground plane, then the FET turns on to lower the power dissipation through the main channel and prevent current flow through the body diode. Note that the resistor/diode ground network (if there is not a central blocking diode on the supply) must be present for the device to protect itself during a reverse battery event. English Data Sheet: SLVSH18 図 6-16. Reverse Battery Circuit For more external protection circuitry information, see セクション 6.3.8.4. See the fault truth table in セクション 6.3.6.4 for more details. #### 6.3.7.5 Thermal Fault Detection To protect the device in severe power stressing cases, the device implements two types of thermal fault detection, absolute temperature protection (absolute thermal shutdown) and dynamic temperature protection (relative thermal shutdown). Respective temperature sensors are integrated close to each power FET, so the thermal fault is reported by each channel. This arrangement can help the device keep the cross-channel effect to a minimum when some channels are in a thermal fault condition. #### 6.3.7.5.1 Thermal Protection Behavior The thermal protection behavior can be split up into three categories of events that can happen. ☒ 6-17 shows each of these categories. - 1. Relative thermal shutdown: the device is enabled into an overcurrent event. The output current rises up to the I<sub>ILIM</sub> level and the FLT goes low. With this large amount of current going through the junction temperature of the FET increases rapidly with respect to the controller temperature. When the power FET temperature rises T<sub>REL</sub> amount above the controller junction temperature ΔT = T<sub>FET</sub> T<sub>CON</sub> > T<sub>REL</sub>, the device shuts down. After t<sub>RETRY</sub>, the part tries to restart itself. The FLT is asserted until the fault condition is cleared. - 2. **Absolute thermal shutdown**: the device is still enabled in an overcurrent event. However, in this case the junction temperature rises up and hits an absolute reference temperature, $T_{ABS}$ , and then shuts down. The device does not recover until both $T_J < T_{ABS} T_{hvs}$ and the $t_{RETRY}$ timer has expired. English Data Sheet: SLVSH18 図 6-17. Thermal Behavior 27 English Data Sheet: SLVSH18 Product Folder Links: TPS4HC120-Q1 #### 6.3.8 Full Protections #### 6.3.8.1 UVLO Protection The device monitors the supply voltage $V_{VBB}$ , to prevent unpredicted behaviors when $V_{VBB}$ is too low. When $V_{VBB}$ falls down to $V_{UVLOF}$ , the device shuts down. When $V_{VBB}$ rises up to $V_{UVLOR}$ , the device turns on. #### 6.3.8.2 Loss of GND Protection When loss of GND occurs, output is turned off regardless of whether the input signal is high or low. Case 1 (loss of device/IC GND): loss of GND protection is active when the thermal pad (Tab), IC GND, and current limit ground are one trace connected to the system ground, as shown in ⊠ 6-18. 図 6-18. Loss of Device GND Product Folder Links: TPS4HC120-Q1 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Case 2 (loss of module GND): when the whole ECU module GND is lost, protections are also active. At this condition, the load GND remains connected. 図 6-19. Loss of Module GND 29 English Data Sheet: SLVSH18 Product Folder Links: TPS4HC120-Q1 #### 6.3.8.3 Loss of Power Supply Protection When loss of supply occurs, output is turned off regardless of whether the input is high or low. For a resistive or capacitive load, loss of supply protection is easy to achieve due to no more power. The worst case is a charged inductive load. In this case, the current is driven from all of the IOs to maintain the inductance output loop. TI recommends either the MCU serial resistor plus the GND network (diode and resistor in parallel) or external free-wheeling circuitry. 図 6-20. Loss of Battery #### 6.3.8.4 Reverse Polarity Protection **Method 1:** block diode connected with $V_{BB}$ . Both the device and load are protected when in reverse polarity. The blocking diode does not allow any of the current to flow during reverse battery condition. 図 6-21. Reverse Protection With Block Diode English Data Sheet: SLVSH18 **Method 2 (GND network protection):** only the high-side device is protected under this connection. The load reverse current is limited by the impedance of the load itself. Note when reverse polarity happens, the continuous reverse current through the power FET must not make the heat build up be greater than the absolute maximum junction temperature. This can be calculated using the $R_{ON(REV)}$ value and the $R_{\theta JA}$ specification. In the reverse battery condition it is important that the FET comes on to lower the power dissipation. This action is achieved through the path from EN to system ground where the positive voltage is being applied. No matter what types of connection are between the device GND and the board GND, if a GND voltage shift happens, ensure the following proper connections for the normal operation: · Connect the current limit programmable resistor to the device GND. 図 6-22. Reverse Protection With GND Network Recommendation – resistor and diode in parallel: a peak negative spike can occur when the inductive load is switching off, which can damage the HSD or the diode. So, TI recommends a resistor in parallel with the diode when driving an inductive load. The recommended selection are a 1kΩ resistor in parallel with an I<sub>F</sub> > 100mA diode. If multiple high-side switches are used, the resistor and diode can be shared among devices. If multiple high-side power switches are used, the resistor can be shared among devices. • **Ground Resistor:** The higher resistor value contributes to a better current limit effect when the reverse battery or negative ISO pulses. $$R_{GND} \ge \frac{\left(-V_{CC}\right)}{\left(-I_{GND}\right)} \tag{6}$$ #### where - V<sub>CC</sub> is the maximum reverse battery voltage (typically –16V). - I<sub>GND</sub> is the maximum reverse current the ground pin can withstand, which is available in the *Absolute Maximum Ratings*. - **Ground Diode:** A diode is needed to block the reverse voltage, which also brings a ground shift (≈600mV). Additionally, the diode must be ≈200V reverse voltage for the ISO 7637 pulse 1 testing so that it does not get biased. Product Folder Links: TPS4HC120-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated #### 6.3.8.5 Protection for MCU I/Os In many conditions, such as the negative ISO pulse, or the loss of battery with an inductive load, a negative potential on the device GND pin can damage the MCU I/O pins (more likely, the internal circuitry connected to the pins). Therefore, the serial resistors between MCU and HSS are required. Also, for proper protection against loss of GND, TI recommends 10-k $\Omega$ resistance for the R<sub>PROT</sub> resistors. 図 6-23. MCU I/O Protections #### 6.4 Device Functional Modes ## 6.4.1 Working Mode This device has several states to transition into based on the ENx pins, DIAG EN pin and load conditions. 図 6-24. State Diagram #### **SLEEP** In the SLEEP state, everything inside the device is turned off and the quiscent current is the $I_{SLEEP}$ . The device can only transition out of the SLEEP state if the ENx pins or DIAG\_EN pin gets pulled high. From SLEEP, the device can transfer into the ACTIVE state if any of the ENx pins are pulled high, or the DIAGNOSTIC state if the DIAG\_EN pin, without any of the ENx pins, goes high. Additionally, if the device is in any of the states and VBB drops below $V_{UVLOF}$ , the device transitions into SLEEP state. #### **DIAGNOSTIC** The DIAGNOSTIC state is when the device is outputting diagnostics on the SNS and FLT pins. This can happen when the device is in any previous state and the DIAG\_EN pin goes high. The off-state diagnostics are comprised of open load detection in off state and short to battery detection. The FLT pin asserts if there is a fault on any of the channels, but the SNS pin only outputs a fault for the channel associated to the SELx pin values. From the DIAGNOSTIC state, the device can transfer into the ACTIVE state if the DIAG\_EN pin goes back low and any channel is on or the STANDBY DELAY state if all channels are OFF. #### **ACTIVE** The ACTIVE state is when any of the channel outputs are on by the ENx pin associated. In the ACTIVE state, the current limit value is set by the external resistor on the ILIM pin. If the DIAG\_EN pin is pulled high while in the ACTIVE state, the SNS pin outputs a proportional current to the load current of the channel associated to the SELx pins configuration until a fault occurs on that channel. Additionally the FLT pin reports if there is a fault occuring on any channel. The device can transition out of the ACTIVE state by turning off all of the channels while DIAG\_EN is high or low, or a fault occurring. If all of the channels turn off and DIAG\_EN is high, the device transitions into the DIAGNOSTIC state. If all of the channels turn off and the DIAG\_EN pin is low, then the device transfers into the STANDBY DELAY state. #### STANDBY DELAY The STANDBY DELAY state is when the ENx pins are all low, outputs are all turned off and the DIAG\_EN pin is also low but there has not yet been $t_{STBY}$ amount of time. This state is included so that the channel outputs can be PWM'd without all of the internal rails being cut off and put to SLEEP mode. Once the device has waited $t_{STBY}$ , the device completely shuts down and transitions into SLEEP. However, if during $t_{STBY}$ , ENx were to go high, the device transitions into ACTIVE without shutting completely down. Similarly if the DIAG\_EN goes high, the device transitions into DIAGNOSTIC. #### **LOW POWER MODE** The LOW POWER MODE state is when the channels that are active are below the $I_{LPM,entry}$ level for longer than $t_{STBY}$ and the DIAG\_EN is low. The device turns off all unnecessary internal blocks and reduces the quiescent current from $I_Q$ to $I_{Q,LPM}$ . The device is still protected but no diagnostics or fault reporting is possible until device comes out of this mode. For more information on Low Power Mode see $t \neq 0$ and $t \neq 0$ .3.2. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 35 # 7 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 7.1 Application Information The TPS4HC120-Q1 device is capable of driving a wide variety of resistive, inductive, and capacitive loads, including the low-wattage bulbs, LEDs, relays, solenoids, heaters, and sub-modules. Full diagnostics and high-accuracy current-sense features enable intelligent control of the load. An external adjustable current limit improves the reliability of the whole system by clamping the inrush or overload current. # 7.2 Typical Application ▼ 7-1 shows an example of the external circuitry connections for TPS4HC120. 図 7-1. Typical Application Diagram 表 7-1. Recommended Component Values | COMPONENT | DESCRIPTION | PURPOSE | |---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------| | TVS | SMBJ39CA | Filter voltage transients coming from battery (ISO7637-2) | | C <sub>VBB</sub> | 220nF | Better EMI performance | | C <sub>IC</sub> | 100nF | Minimal amount of capacitance on input for EMI mitigation | | C <sub>BULK</sub> | 10μF | Help filter voltage transients on the supply rail | | R <sub>PROT</sub> | 10kΩ | Protection resistor for microcontroller and device I/O pins | | R <sub>LIM</sub> | Discrete values as listed in 表 6-1 | Set current limit threshold | | R <sub>SNS</sub> | 1kΩ | Translate the sense current into sense voltage | | C <sub>FILTER</sub> | 100nF | Coupled with RPROT on the SNS line creates a low pass filter to filter out noise going into the ADC of the MCU | | C <sub>VOUT</sub> | 22nF | Improves EMI performance, filtering of voltage transients | | R <sub>PULLUP</sub> | 5kΩ | Pull up resistor for open-drain pins (FLT and LPM) | | R <sub>GND</sub> | 1kΩ | Stabilize GND potential during turn-off of inductive load | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVSH18 表 7-1. Recommended Component Values (続き) | COMPONENT | DESCRIPTION | PURPOSE | |-----------|-------------|----------------------------------------------------------| | $D_GND$ | BAS21 Diode | Keeps GND close to system ground during normal operation | #### 7.2.1 Design Requirements 表 7-2. Example Design Requirements | PARAMETER | VALUE | |-----------------------|-------| | V <sub>DIAG_EN</sub> | 5V | | I <sub>LOAD,max</sub> | 1A | | I <sub>LOAD,min</sub> | 10mA | | $V_{ADC,min}$ | 5mV | | V <sub>HR</sub> | 1V | #### 7.2.2 Detailed Design Procedure To keep the 1A nominal current in the 0V to 4V current-sense range, calculate the $R_{(SNS)}$ resistor using $\pm$ 7. To achieve better current-sense accuracy, a 1% tolerance or better resistor is preferred. $$V_{ADC,min} \times K_{SNS} / I_{LOAD,min} \le R_{SNS} \le (V_{SNSFH} - V_{HR}) \times K_{SNS} / I_{LOAD,max}$$ (7) The design requirement listed in $\frac{1}{2}$ 7-2 yields 520Ω ≤ R<sub>SNS</sub> ≤ 4160Ω, and 1kΩ R<sub>SNS</sub> satisfies the requirements. To set the adjustable current limit value, use the $R_{(ILIM)}$ recommended in the Current Limit Table. In this application, to leave enough margin for the current transient and ripple, a $9.76k\Omega$ $R_{ILIM}$ resistor satisfies the requirements. #### 7.2.3 Application Curves ☑ 7-2 shows a test example of soft-start when driving a big capacitive load. ☑ 7-3 shows the VDS clamp engaging during inductive load discharge. #### 7.3 EMC Transient Disturbances Test Due to the severe electrical conditions in the automotive environment, immunity capacity against electrical transient disturbances is required, especially for a high side power switch, which is connected directly to the battery. Detailed test requirements are in accordance with the ISO 7637-2:2011 and ISO 16750-2:2010 standards. Product Folder Links: TPS4HC120-Q1 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 # 表 7-3. ISO 7637-2:2011(E) in 12V System (1) (2) (3) | Test<br>Item | | e Severity Level<br>Accordingly | Pulse | Minimum<br>Number of | Burst-Cyc<br>Repetitio | | Input<br>Resistance | Function<br>Performance<br>Status<br>Classification | | |--------------|-------|---------------------------------|----------------------------|------------------------|------------------------|-------|---------------------|-----------------------------------------------------|--| | | Level | Vs/V | Duration (t <sub>d</sub> ) | Pulses or Test<br>Time | MIN | MAX | (Ω) | | | | 1 | III | -112 | 2ms | 500 pulses | 0.5s | _ | 10 | Status II | | | 2a | III | 55 | 50µs | 500 pulses | 0.2s | 5s | 2 | Status II | | | 2b | IV | 10 | 0.2s to 2s | 10 pulses | 0.5s | 5s | 0 to 0.05 | Status II | | | 3a | IV | -220 | 0.1µs | 1h | 90ms | 100ms | 50 | Status II | | | 3b | IV | 150 | 0.1µs | 1h | 90ms | 100ms | 50 | Status II | | - (1) Tested both under input low condition and high condition. - (2) GND pin network is a $1k\Omega$ resistor in parallel with a diode BAS21-7-F. - (3) Status II: The function does not perform as designed during the test, but returns automatically to normal operation after the test. # 表 7-4. ISO 16750-2:2010(E) Load Dump Test B in 12V System (1) (2) (3) (4) | Test<br>Item | | Severity Level ccordingly | Pulse | Minimum<br>Number of | Burst-Cycle Pulse- | Input<br>Resistance | Function Performance Status Classification | | |--------------|-------|---------------------------|----------------------------|------------------------|--------------------|---------------------|--------------------------------------------|--| | | Level | Vs/V | Duration (t <sub>d</sub> ) | Pulses or Test<br>Time | Repetition Time | (Ω) | | | | Test B | | 35 | 40ms to 400ms | 5 pulses | 60s | 0.5 to 4 | Status II | | - (1) Tested both under input low condition and high condition (DIAG EN, ENx, and VBB are all classified as inputs). - (2) Considering the worst test condition, the device is tested without any filter capacitors on VBB and VOUTx. - (3) The GND pin network is a $1k\Omega$ resistor in parallel with a diode BAS21-7-F. - (4) Status II: The function does not perform as designed during the test, but returns automatically to normal operation after the test. # 7.4 Power Supply Recommendations The device is qualified for both automotive and industrial applications. The normal power supply connection is a 12V automotive system. The supply voltage must be within the range specified in the *Recommended Operating Conditions*. 表 7-5. Voltage Operating Ranges | VBB VOLTAGE RANGE | NOTE | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 3V to 6V | Extended lower 12V automotive battery operation such as cold crank and start-stop. Device is fully functional and protected but some parametrics such as R <sub>ON</sub> , current sense accuracy, current limit accuracy and timing parameters can deviate from specifications. Check the individual specifications in セクション 5.5 to confirm the voltage range it is applicable for. | | | | | | 6V to 18V | Nominal 12V automotive battery voltage range. All parametric specifications apply and the device is fully functional and protected. | | | | | | 18V to 24V | Extended upper 12V automotive battery operation such as double battery. Device is fully functional and protected but some parametrics such as R <sub>ON</sub> , current sense accuracy, current limit accuracy, and timing parameters can deviate from specifications. Check the individual specifications in セクション 5.5 to confirm the voltage range it is applicable for. | | | | | | 35V | Load dump voltage. Device is operational and lets the pulse pass through without being damaged but does not protect against short circuits. | | | | | #### 7.5 Layout #### 7.5.1 Layout Guidelines To prevent thermal shutdown, T<sub>J</sub> must be less than 150°C. The HTSSOP package has good thermal impedance. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device. • Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heat flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the package. Copyright © 2025 Texas Instruments Incorporated - Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board. - All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%. #### 7.5.2 Layout Examples #### 7.5.2.1 Without a GND Network Without a GND network, tie the thermal pad directly to the board GND copper for better thermal performance. 図 7-4. Layout Example Without a GND Network 資料に関するフィードバック(ご意見やお問い合わせ)を送信 39 #### 7.5.2.2 With a GND Network With a GND network, tie the thermal pad with a single trace through the GND network to the board GND copper. Have more IC GND coverage to get better thermal performance of the part. 図 7-5. Layout Example With a GND Network # 8 Device and Documentation Support # 8.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.3 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 8.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | | | | |---------------|----------|-----------------|--|--|--| | December 2024 | * | Initial Release | | | | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane. Product Folder Links: TPS4HC120-Q1 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 41 www.ti.com 16-Dec-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS4HC120AQDGQRQ1 | ACTIVE | HVSSOP | DGQ | 28 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 4HC120A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 3 x 7.1, 0.5 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated