# TLV1812-EP および TLV1822-EP エンハンスド製品、プッシュプルおよびオー プンドレイン出力を持つ 40V レール ツー レール入力コンパレータ ## 1 特長 - 拡張温度範囲:-55℃~+125℃ - 幅広い電源電圧範囲:2.4V~40V - ・ レールツーレール入力 - 既知のスタートアップに対するパワーオンリセット (POR) - 低い入力オフセット電圧:500µV - 伝搬遅延時間:420ns (代表値) - 低い静止電流:チャネルあたり 5µA - 低い入力バイアス電流:150fA - プッシュプル出力オプション (TLV1812-EP) - オープンドレイン出力オプション (TLV1822-EP) ## 2 アプリケーション - Airborne BMS - Airborne Radar - 航空機のコックピット ディスプレイ ## 3 概要 TLV1812-EP および TLV1822-EP は 40V デュアル チャ ネルコンパレータで、複数の出力オプションがあります。こ のファミリは、プッシュプルまたはオープンドレイン出力オ プションを持つレールツーレール入力を提供します。こ れらのデバイスは速度と消費電力の組み合わせが非常に 優れており、伝搬遅延は 420ns、電源電圧範囲は 2.4V ~40V で、チャネルあたりの静止時電流はわずか 5uA で す。 すべてのデバイスに、パワーオン リセット (POR) 機能が 搭載されています。これにより、出力が入力に応答する 前、最小電源電圧に達するまでの間、出力が既知の状態 であることが保証されるため、システムの電源オンおよび 電源オフ時に誤った出力が発生することを防止できます。 TLV1812-EP デバイスは、LED の制御、または MOSFET ゲートなどの容量性負荷の駆動を行うときに数 ミリアンペアの電流をシンクおよびソースできるプッシュプ ル出力段を備えています。 TLV1822-EP デバイスは、コン パレータの電源電圧に関係なく最大 40V までプルアップ できるオープンドレイン出力段を備えています。 これらのコンパレータは、SOT23-8 パッケージで供給さ れ、拡張温度範囲 -55℃~+125℃で動作が規定されて います。 ## パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |--------------------------|----------------------|--------------------------| | TLV1812-EP<br>TLV1822-EP | DDF (SOT-23, 8) | 2.9mm × 2.8mm | - (1) 供給されているすべてのパッケージについては、セクション 9を参 照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 TLV18x2-EP のブロック図 # **Table of Contents** | 1 特長 | 1 | |---------------------------------------|---| | 2 アプリケーション | 1 | | 3 概要 | 1 | | Pin Configuration and Functions | 3 | | 4 Specifications | 4 | | 4.1 Absolute Maximum Ratings | 4 | | 4.2 ESD Ratings | | | 4.3 Thermal Information - EP | | | 4.4 Recommended Operating Conditions | 5 | | 4.5 Electrical Characteristics | | | 4.6 Switching Characteristics | | | 4.7 Typical Characteristics | 8 | | 5 Detailed Description | | | 5.1 Overview | | | 5.2 Functional Block Diagrams | | | 5.3 Feature Description | | | * · * · · · · = · · · · · · · · · · · | | | 5.4 Device Functional Modes | ∠ | |---------------------------------------------------|----| | 6 Application and Implementation | 14 | | 6.1 Application Information | 14 | | 6.2 Typical Applications | 17 | | 6.3 Power Supply Recommendations | | | 6.4 Layout | 25 | | 7 Device and Documentation Support | 26 | | 7.1 Documentation Support | 26 | | 7.2ドキュメントの更新通知を受け取る方法 | 26 | | 7.3 サポート・リソース | 26 | | 7.4 Trademarks | | | 7.5 静電気放電に関する注意事項 | 26 | | 7.6 用語集 | 26 | | 8 Revision History | 26 | | 9 Mechanical, Packaging, and Orderable Informatio | | # **Pin Configuration and Functions** 表 4-1. Pin Functions: TLV1812-EP and TLV1822-EP | | PIN | | DESCRIPTION | | |-------------|-----|-----|----------------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | OUT1 | 1 | 0 | Output pin of the comparator 1 | | | IN1- | 2 | I | Inverting input pin of comparator 1 | | | IN1+ | 3 | I | Noninverting input pin of comparator 1 | | | V- | 4 | _ | legative (low) supply | | | IN2+ | 5 | I | Noninverting input pin of comparator 2 | | | IN2- | 6 | I | Inverting input pin of comparator 2 | | | OUT2 | 7 | 0 | Output pin of the comparator 2 | | | V+ | 8 | _ | Positive supply | | | Thermal Pad | _ | _ | Connect directly to V- pin | | English Data Sheet: SNOSDJ3 # 4 Specifications ## 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |------------------------------------------------------------|------|------------|------| | Supply voltage: $V_S = (V+) - (V-)$ | -0.3 | 42 | V | | Input pins (IN+, IN–) from (V– ) (2) | -0.3 | (V+) + 0.3 | V | | Current into Input pins (IN+, IN-) | -10 | 10 | mA | | Output (OUT) voltage (Open-Drain) from (V–) <sup>(3)</sup> | -0.3 | 42 | V | | Output (OUT) voltage (Push-Pull) from (V–) | -0.3 | (V+) + 0.3 | V | | Output (OUT) current (4) (5) (6) | -10 | 10 | mA | | Junction temperature, T <sub>J</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Input terminals are diode-clamped to (V–). Input signals that can swing more than 0.3V beyond the supply rails must be current-limited to 10mA or less. - (3) Output (OUT) for open drain can be greater than (V+) and inputs (IN+, IN-) as long as it is within the -0.3V to 42V range - (4) The output is diode-clamped to (V-) for both output options, and diode clamped to (V+) for the push-pull output option. The open drain version does not have a clamp to V+. Please see the Outputs and ESD Protection section of the Application Information Section for more information. - (5) Output sinking and sourcing current is internally limited to <35mA when operating within the Absolute Maximum output voltage limits. The Absolute Maximum Output Current limit specified here is the maximum current through the clamp structure when exceeding the supply votlage below (V-) for both output options, or above (V+) for the push-pull option. - (6) Short-circuit from output to (V-) or (V+). Continuous output short circuits at elevated supply voltages can result in excessive heating and exceeding the maximum allowed junction temperature, leading to eventual device destruction. #### 4.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | | - 1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. #### 4.3 Thermal Information - EP | | | TLV1812-EP | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDF (SOT-23) | UNIT | | | | 8 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 170.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 90.3 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 88.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 7.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 87.6 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated # **4.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------------------------|-------------------------------------|------|------------|------| | Supply voltage: $V_S = (V+) - (V-)$ | 2.4 | 40 | V | | | Input voltage range from (V–) | nput voltage range from (V–) | | | V | | Output voltage range from (V–) | Open Drain | -0.2 | 40 | V | | Output voltage range from (V–) | Push Pull | -0.2 | (V+) + 0.2 | V | | Ambient temperature, T <sub>A</sub> | Ambient temperature, T <sub>A</sub> | -55 | 125 | °C | ## 4.5 Electrical Characteristics For $V_S$ (Total Supply Voltage) = (V+) – (V–) = 12V, $V_{CM} = V_S / 2$ at $T_A = 25^{\circ}$ C (Unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------|------------------------------------------------------------------------------------------|------------|------|------------|-------| | OFFSET VO | DLTAGE | | | | | | | Vos | Input offset voltage | | -3 | ±0.5 | 3 | mV | | Vos | Input offset voltage | T <sub>A</sub> = -55°C to +125°C | -4 | | 4 | mV | | dV <sub>IO</sub> /dT | Input offset voltage drift | T <sub>A</sub> = -55°C to +125°C | | ±1.2 | | μV/°C | | CMRR | Common mode rejection ratio | V <sub>S</sub> = (V–) to (V+), Rail to Rail | | 90 | | dB | | PSRR | Power supply rejection ratio | V <sub>S</sub> = 2.4V to 40V, V <sub>CM</sub> = (V–) | | 100 | | dB | | POWER SU | IPPLY | | | , | | | | I <sub>Q</sub> | Quiescent current per comparator, No Load | Output Low, T <sub>A</sub> = 25°C | | 5 | 6.5 | μΑ | | I <sub>Q</sub> | Quiescent current per comparator | No Load, Output Low<br>T <sub>A</sub> = -55°C to +125°C | | 5 | 12 | μΑ | | IQ | Quiescent current per comparator, No Load | Output High, T <sub>A</sub> = 25°C | | 7 | 9 | μΑ | | IQ | Quiescent current per comparator | No Load, Output High T <sub>A</sub> = -55°C to +125°C | | 7 | 15 | μΑ | | V <sub>POR</sub> | Power On Reset<br>Voltage | | | 1.7 | | V | | INPUT BIAS | CURRENT | | T | | ' | | | I <sub>B</sub> | Input bias current (1) | | | 150 | | fA | | I <sub>B</sub> | Input bias current | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | -1.2 | | 1.2 | nA | | I <sub>os</sub> | Input offset current (1) | | | 10 | | fA | | INPUT CAP | ACITANCE | | | | | | | $C_{ID}$ | Input Capacitance,<br>Differential | | | 2 | | pF | | C <sub>IC</sub> | Input Capacitance,<br>Common Mode | | | 8 | | pF | | INPUT COM | MON MODE RANGE | | | | | | | V <sub>CM-Range</sub> | Common-mode voltage range | V <sub>S</sub> = 2.4V to 40V<br>T <sub>A</sub> = -55°C to +125°C | (V-) - 0.2 | | (V+) + 0.2 | V | | OUTPUT | | | | | ' | | | V <sub>OL</sub> | Voltage swing from (V–) | I <sub>SINK</sub> = 4mA<br>T <sub>A</sub> = -55°C to +125°C | | | 250 | mV | | V <sub>OH</sub> | Voltage swing from (V+) (for Push-Pull only) | I <sub>SOURCE</sub> = 4mA<br>T <sub>A</sub> = -55°C to +125°C | | | 250 | mV | | I <sub>LKG</sub> | Open-drain output leakage current | V <sub>ID</sub> = +0.1 V, V <sub>PULLUP</sub> = (V+)<br>T <sub>A</sub> = -55°C to +125°C | | 0.1 | 20 | nA | | I <sub>OL</sub> | Short-circuit current | Sinking | 15 | 30 | | mA | | I <sub>OH</sub> | Short-circuit current | Sourcing (for Push-Pull only) | 15 | 30 | | mA | <sup>(1)</sup> This parameter is warranted by design and/or characterization and is not tested in production . # 4.6 Switching Characteristics For $V_S$ (Total Supply Voltage) = (V+) – (V–) = 12V, $V_{CM} = V_S / 2$ at $T_A = 25$ °C (Unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------|-----------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|--|--| | OUTPUT | UTPUT | | | | | | | | | T <sub>PD-HL</sub> | Propagation delay time, high-to-low | V <sub>OD</sub> = 10mV, C <sub>L</sub> = 50pF | | 900 | | ns | | | | T <sub>PD-HL</sub> | Propagation delay time, high-to-low | V <sub>OD</sub> = 100mV, C <sub>L</sub> = 50pF | | 450 | | ns | | | | T <sub>PD-LH</sub> | Propagation delay time, low-to-<br>high, push-pull output | V <sub>OD</sub> = 10mV, C <sub>L</sub> = 50pF | | 900 | | ns | | | | T <sub>PD-LH</sub> | Propagation delay time, low-to-<br>high, push-pull output | V <sub>OD</sub> = 100mV, C <sub>L</sub> = 50pF | | 420 | | ns | | | | T <sub>RISE</sub> | Output Rise Time, 20% to 80%, push-pull output | C <sub>L</sub> = 50pF | | 15 | | ns | | | | T <sub>FALL</sub> | Output Fall Time, 80% to 20% | C <sub>L</sub> = 50pF | | 15 | | ns | | | | F <sub>TOGGLE</sub> | Toggle Frequency | V <sub>ID</sub> = 100mV, C <sub>L</sub> = 50pF | | 500 | | kHz | | | | POWER ( | ON TIME | | | | ' | | | | | P <sub>ON</sub> | Power on-time | | | 200 | | μs | | | ## 4.7 Typical Characteristics $T_A = 25$ °C, $V_S = 12$ V, $R_{PULLUP} = 2.5$ k, $C_L = 20$ pF, $V_{CM} = 0$ V, $V_{UNDERDRIVE} = 100$ mV, $V_{OVERDRIVE} = 100$ mV unless otherwise noted. ## 4.7 Typical Characteristics (continued) $T_A = 25$ °C, $V_S = 12$ V, $R_{PULLUP} = 2.5$ k, $C_L = 20$ pF, $V_{CM} = 0$ V, $V_{UNDERDRIVE} = 100$ mV, $V_{OVERDRIVE} = 100$ mV unless otherwise noted. ## 4.7 Typical Characteristics (continued) $T_A = 25$ °C, $V_S = 12$ V, $R_{PULLUP} = 2.5$ k, $C_L = 20$ pF, $V_{CM} = 0$ V, $V_{UNDERDRIVE} = 100$ mV, $V_{OVERDRIVE} = 100$ mV unless otherwise noted. ## **5 Detailed Description** #### 5.1 Overview The TLV181x-EP and TLV182x-EP devices are micro-power comparators with push-pull and open-drain output options. Operating down to -55°C while only consuming only 5µA per channel, the TLV181x-EP and TLV182x-EP are well suited for power conscious systems and supply monitoring applications. An internal power-on reset circuit ensures that the output remains in a known state during power-up and power-down. #### **5.2 Functional Block Diagrams** 図 5-1. TLV1812-EP Block Diagram 図 5-2. TLV1822-EP Block Diagram ## **5.3 Feature Description** #### **TLV18x2-EP Family Options** The TLV18x2-EP family features 40V operation, micro-power 5µA supply currents, 420ns propagation delay, and a Power-On Reset (POR) function. The TLV1812-EP has a push-pull (sink-source) output. The TLV18**2**2-EP has a **open-drain** (sink only) output, capable of being pulled-up to any voltage up to 40V, independent of comparator supply voltage. #### 5.4 Device Functional Modes #### 5.4.1 Inputs #### 5.4.1.1 TLV18x2-EP Rail-to-Rail Input The TLV18x2-EP input voltage range extends from 200mV below V- to 200mV above V+. The differential input voltage ( $V_{ID}$ ) may be any voltage within these limits. No phase-inversion of the comparator output will occur when the input voltages stay within the specified range. For the TLV1812-EP, the inputs have ESD clamps to the V+supply line and therefore the input voltages must not exceed the supply voltages by more than 200mV. It is not recommended to apply signals to the rail to rail inputs with no supply voltage. For the TLV1822-EP, the inputs do not have conventional ESD clamps to the V+ supply line. #### 5.4.1.2 ESD Protection The TLV1822-EP open-drain output ESD protection consists of a snapback ESD clamp between the output and V- to allow the output to be pulled above V+ to a maximum of 40V. There is a "lower" ESD clamp between V- and the inputs. There is also a parasitic "upper" ESD soft-clamp diode between the input and V+ with a $5k\Omega$ equivalent resistance (as shown in Figure 5-2). They are not traditional ESD cells thus current must be limited to 1mA or less across the this upper diode and resistance. External diode clamping is recommended if the input voltage may exceed V+ during operation. The TLV1812-EP push-pull output ESD protection contains a conventional diode-type "upper" ESD clamp between the output and V+, and a "lower" ESD clamp between the output and V-. The output must not exceed the supply rails by more than 200mV. If the inputs are to be connected to a low impedance source, such as a power supply or buffered reference line, TI recommends adding a current-limiting resistor in series with the input to limit any currents when the clamps conduct. The current must be limited 10mA or less, though TI recommends limiting the current to 1mA or less. This series resistance may be part of any resistive input dividers or networks. #### 5.4.1.3 Unused Inputs If a channel is not to be used, DO NOT tie the inputs together. Due to the high equivalent bandwidth and low offset voltage, tying the inputs directly together may cause high frequency chatter as the device triggers on it's own internal wideband noise. Instead, the inputs must be tied to any available voltage that resides within the specified input voltage range and provides a minimum of 50mV differential voltage. For example, one input can be grounded and the other input connected to a reference voltage, or even V+ (as long as the input is directly connected to the V+ pin to avoid transients). #### 5.4.2 Outputs #### 5.4.2.1 TLV1812-EP Push-Pull Output The TLV1812-EP features a push-pull output stage capable of both sinking and sourcing current. This allows driving loads such as LED's and MOSFET gates, as well as eliminating the need for a power-wasting external pull-up resistor. The push-pull output must never be connected to another output. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated Directly shorting the output to the opposite supply rail (V+ when output "low" or V- when output "High") can result in thermal runaway and eventual device destruction at high (>12V) supply voltages. If output shorts are possible, a series current limiting resistor is recommended to limit the power dissipation. Unused push-pull outputs mustbe left floating, and never tied to a supply, ground, or another output. #### 5.4.2.2 TLV1822-EP Open-Drain Output The TLV1822-EP features an open-drain (also commonly called open collector) sinking-only output stage enabling the output logic levels to be pulled up to an external voltage from 0V up to 40V, independent of the comparator supply voltage (V+). The open-drain output allows logical OR'ing of multiple open drain outputs and logic level translation. TI recommends setting the pull-up resistor current to between 100uA and 1mA. Lower value pull-up resistor values will help increase the rising edge rise-time, but at the expense of increasing $V_{OL}$ and higher power dissipation. The rise-time is dependent on the time constant of the total pull-up resistance and total load capacitance. Large value pull-up resistors (>1M $\Omega$ ) will create an exponential rising edge due to the output RC time constant and increase the rise-time. Directly shorting the output to V+ can result in thermal runaway and eventual device destruction at high (>12V) pull-up voltages. If output shorts are possible, a series current limiting resistor is recommended to limit the power dissipation. Unused open drain outputs may be left floating, or may be tied to the V- pin if floating pins are not desired. #### 5.4.3 Power-On Reset (POR) The TLV18x2-EP family has an internal Power-on-Reset (POR) circuit for known start-up or power-down conditions. While the power supply (V+) is ramping up or ramping down, the POR circuitry will be activated for up to 200µs after the minimum supply voltage threshold of 2.4V is crossed, or immediately when the supply voltage drops below 2.4V. When the supply voltage is equal to or greater than the minimum supply voltage, and after the delay period, the comparator output reflects the state of the differential input (V<sub>ID</sub>). For the TLV1812-EP push-pull output devices, the output is held low during the POR period (t<sub>on</sub>). For the TLV1822-EP open drain output option the POR circuit will keep the output high impedance (Hi-Z) during the POR period (t<sub>on</sub>). 図 5-3. Power-On Reset Timing Diagram Note: The output voltage rises with the pull-up voltage during the POR period. #### 5.4.4 Hysteresis The TLV18x2-EP family does not have internal hysteresis. Due to the wide effective bandwidth and low input offset voltage, it is possible for the output to "chatter" when the absolute differential voltage is near zero as the comparator triggers on it's own internal wideband noise. This is normal comparator behavior and is expected. TI recommends that the user add external hysteresis if slow moving signals are expected. See セクション 6.1.2 in the following section. # 6 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## **6.1 Application Information** #### 6.1.1 Basic Comparator Definitions #### 6.1.1.1 Operation The basic comparator compares the input voltage $(V_{IN})$ on one input to a reference voltage $(V_{REF})$ on the other input. In the $\boxtimes$ 6-1 example below, if $V_{IN}$ is less than $V_{REF}$ , the output voltage $(V_O)$ is logic low $(V_{OL})$ . If $V_{IN}$ is greater than $V_{REF}$ , the output voltage $(V_O)$ is at logic high $(V_{OH})$ . 表 6-1 summarizes the output conditions. The output logic can be inverted by simply swapping the input pins. 表 6-1. Output Conditions | Inputs Condition | Output | |------------------|---------------------------------------------------| | IN+ > IN- | HIGH (V <sub>OH</sub> ) | | IN+ = IN- | Indeterminate (chatters - see <i>Hysteresis</i> ) | | IN+ < IN- | LOW (V <sub>OL</sub> ) | #### 6.1.1.2 Propagation Delay There is a delay between from when the input crosses the reference voltage and the output responds. This is called the Propagation Delay. Propagation delay can be different between high-to low and low-to-high input transitions. This is shown as $t_{pLH}$ and $t_{pHL}$ in $\boxtimes$ 6-1 and is measured from the mid-point of the input to the midpoint of the output. 図 6-1. Comparator Timing Diagram #### 6.1.1.3 Overdrive Voltage The overdrive voltage, $V_{OD}$ , is the amount of input voltage beyond the reference voltage (and not the total input peak-to-peak voltage). The overdrive voltage is 100mV as shown in the $\boxtimes$ 6-1 example. The overdrive voltage can influence the propagation delay ( $t_p$ ). The smaller the overdrive voltage, the longer the propagation delay, particularly when <100mV. If the fastest speeds are desired, it is recommended to apply the highest amount of overdrive possible. The risetime $(t_r)$ and falltime $(t_f)$ is the time from the 20% and 80% points of the output waveform. #### 6.1.2 Hysteresis The basic comparator configuration may oscillate or produce a noisy "chatter" output if the applied differential input voltage is near the comparator's offset voltage. This usually occurs when the input signal is moving very slowly across the switching threshold of the comparator. This problem can be prevented by the addition of hysteresis or positive feedback. The hysteresis transfer curve is shown in $\boxtimes$ 6-2. This curve is a function of three components: $V_{TH}$ , $V_{OS}$ , and $V_{HYST}$ : - V<sub>TH</sub> is the actual set voltage or threshold trip voltage. - V<sub>OS</sub> is the internal offset voltage between V<sub>IN+</sub> and V<sub>IN-</sub>. This voltage is added to V<sub>TH</sub> to form the actual trip point at which the comparator must respond to change output states. - V<sub>HYST</sub> is the hysteresis (or trip window) that is designed to reduce comparator sensitivity to noise. 図 6-2. Hysteresis Transfer Curve For more information, see the Comparator with and without hysteresis circuit application note. #### 6.1.2.1 Inverting Comparator With Hysteresis The inverting comparator with hysteresis requires a three-resistor network that is referenced to the comparator supply voltage ( $V_{CC}$ ), as shown in $\boxtimes$ 6-3. 図 6-3. TLV1812-EPin an Inverting Configuration With Hysteresis The equivalent resistor networks when the output is high and low are shown in 🗵 6-3. English Data Sheet: SNOSDJ3 図 6-4. Inverting Configuration Resistor Equivalent Networks When $V_{IN}$ is less than $V_A$ , the output voltage is high (for simplicity, assume $V_O$ switches as high as $V_{CC}$ ). The three network resistors can be represented as R1 || R3 in series with R2, as shown in $\boxtimes$ 6-4. $\pm$ 1 below defines the high-to-low trip voltage ( $V_{A1}$ ). $$V_{A1} = V_{CC} \times \frac{R2}{(R1 \parallel R3) + R2}$$ (1) When $V_{IN}$ is greater than $V_A$ , the output voltage is low. In this case, the three network resistors can be presented as R2 || R3 in series with R1, as shown in $\neq$ 2. Use $\not \equiv 2$ to define the low to high trip voltage (V<sub>A2</sub>). $$V_{A2} = V_{CC} \times \frac{R2 \parallel R3}{R1 + (R2 \parallel R3)}$$ (2) 式 3 defines the total hysteresis provided by the network. $$\Delta V_{A} = V_{A1} - V_{A2} \tag{3}$$ #### 6.1.2.2 Non-Inverting Comparator With Hysteresis A non-inverting comparator with hysteresis requires a two-resistor network and a voltage reference ( $V_{REF}$ ) at the inverting input, as shown in $\boxtimes$ 6-5. 図 6-5. TLV1812-EP in a Non-Inverting Configuration With Hysteresis The equivalent resistor networks when the output is high and low are shown in $\boxtimes$ 6-6. 図 6-6. Non-Inverting Configuration Resistor Networks When $V_{IN}$ is less than $V_{REF}$ , the output is low. For the output to switch from low to high, $V_{IN}$ must rise above the $V_{IN1}$ threshold. Use $\not\equiv$ 4 to calculate $V_{IN1}$ . $$V_{IN1} = R1 \times \frac{V_{REF}}{R2} + V_{REF} \tag{4}$$ When $V_{IN}$ is greater than $V_{REF}$ , the output is high. For the comparator to switch back to a low state, $V_{IN}$ must drop below $V_{IN2}$ . Use $\not\equiv$ 5 to calculate $V_{IN2}$ . $$V_{IN2} = \frac{V_{REF} (R1 + R2) - V_{CC} \times R1}{R2}$$ (5) The hysteresis of this circuit is the difference between $V_{\text{IN1}}$ and $V_{\text{IN2}}$ , as shown in $\precsim$ 6. $$\Delta V_{IN} = V_{CC} \times \frac{R1}{R2}$$ (6) For more information, see the *Inverting comparator with hysteresis circuit* application note and the *Non-Inverting Comparator With Hysteresis Circuit* application note. #### 6.1.2.3 Inverting and Non-Inverting Hysteresis using Open-Drain Output It is also possible to use an open drain output device, such as the TLV1822-EP, but the output pull-up resistor must also be taken into account in the calculations. The pull-up resistor is seen in series with the feedback resistor when the output is high. Thus, the feedback resistor is actually seen as $R2 + R_{PULLUP}$ . TI recommends that the pull-up resistor be at least 10 times less than the feedback resistor value. #### 6.2 Typical Applications #### 6.2.1 Window Comparator Window comparators are commonly used to detect undervoltage and overvoltage conditions. 6-7 shows a simple window comparator circuit. Window comparators require open drain outputs (TLV1822-EP) if the outputs are directly connected together. 図 6-7. Window Comparator #### 6.2.1.1 Design Requirements For this design, follow these design requirements: - · Alert (logic low output) when an input signal is less than 1.1V - Alert (logic low output) when an input signal is greater than 2.2V - Alert signal is active low - Operate from a 3.3V power supply #### 6.2.1.2 Detailed Design Procedure Configure the circuit as shown in $\boxtimes$ 6-7. Connect $V_{CC}$ to a 3.3V power supply and $V_{EE}$ to ground. Make R1, R2 and R3 each $10M\Omega$ resistors. These three resistors are used to create the positive and negative thresholds for the window comparator ( $V_{TH+}$ and $V_{TH-}$ ). With each resistor being equal, $V_{TH+}$ is 2.2V and $V_{TH-}$ is 1.1V. Large resistor values such as $10M\Omega$ are used to minimize power consumption. The resistor values can be recalculated to provide the desired trip point values. The sensor output voltage is applied to the inverting and noninverting inputs of the two comparators. Using two open-drain output comparators allows the two comparator outputs to be Wire-OR'ed together. The respective comparator outputs will be low when the sensor is less than 1.1V or greater than 2.2V. The respective comparator outputs will be high when the sensor is in the range of 1.1V to 2.2V (within the "window"), as shown in $\boxtimes$ 6-8. #### 6.2.1.3 Application Curve 図 6-8. Window Comparator Results For more information, see the *Window comparator circuit* application note. #### 6.2.2 Square-Wave Oscillator Square-wave oscillator can be used as low cost timing reference or system supervisory clock source. A push-pull output (TLV1812-EP) is recommended for best symmetry. 図 6-9. Square-Wave Oscillator #### 6.2.2.1 Design Requirements The square-wave period is determined by the RC time constant of the capacitor $C_1$ and resistor $R_4$ . The maximum frequency is limited by propagation delay of the device and the capacitance load at the output. The low input bias current allows a lower capacitor value and larger resistor value combination for a given oscillator frequency, which may help to reduce BOM cost and board space. TI recommends that R4 be over several kilo-ohms to minimize loading of the output. #### 6.2.2.2 Detailed Design Procedure The oscillation frequency is determined by the resistor and capacitor values. The following calculation provides details of the steps. 図 6-10. Square-Wave Oscillator Timing Thresholds First consider the output of Figure $\boxtimes$ 6-9 as high, which indicates the inverted input $V_C$ is lower than the noninverting input $(V_A)$ . This causes the $C_1$ to be charged through $R_4$ , and the voltage $V_C$ increases until it is equal to the noninverting input. The value of $V_A$ at the point is calculated by $\not\equiv$ 7. $$V_{A1} = \frac{V_{CC} \times R_2}{R_2 + R_1 IIR_3} \tag{7}$$ if $R_1 = R_2 = R_3$ , then $V_{A1} = 2V_{CC}/3$ At this time the comparator output trips pulling down the output to the negative rail. The value of $V_A$ at this point is calculated by $\pm 8$ . English Data Sheet: SNOSDJ3 $$V_{A2} = \frac{V_{CC}(R_2 IIR_3)}{R_1 + R_2 IIR_3}$$ (8) if $$R_1 = R_2 = R_3$$ , then $V_{A2} = V_{CC}/3$ The $C_1$ now discharges though the $R_4$ , and the voltage $V_{CC}$ decreases until it reaches $V_{A2}$ . At this point, the output switches back to the starting state. The oscillation period equals to the time duration from for $C_1$ from $2V_{CC}/3$ to $V_{CC}$ / 3 then back to $2V_{CC}/3$ , which is given by $R_4C_1 \times In 2$ for each trip. Therefore, the total time duration is calculated as $2R_4C_1 \times In 2$ . The oscillation frequency can be obtained by 式 9: $$f = 1/(2 R4 \times C1 \times In2)$$ (9) #### 6.2.2.3 Application Curve 6-11 shows the simulated results of an oscillator using the following component values: - $R_1 = R_2 = R_3 = R_4 = 100 k\Omega$ - $C_1 = 100pF, C_L = 20pF$ - V+ = 5V, V- = GND - C<sub>stray</sub> (not shown) from V<sub>A</sub> TO GND = 10pF 図 6-11. Square-Wave Oscillator Output Waveform ## 6.2.3 Adjustable Pulse Width Generator ☑ 6-12 is a variation of the square wave oscillator (see ☑ 6-9) that allows adjusting the pulse widths. $R_4$ and $R_5$ provide separate charge and discharge paths for the capacitor C depending on the output state. 図 6-12. Adjustable Pulse Width Generator The charge path is set through $R_5$ and $D_2$ when the output is high. Similarly, the discharge path for the capacitor is set by $R_4$ and $D_1$ when the output is low. The pulse width $t_1$ is determined by the RC time constant of $R_5$ and C. Thus, the time $t_2$ between the pulses can be changed by varying $R_4$ , and the pulse width can be altered by $R_5$ . The frequency of the output can be changed by varying both $R_4$ and $R_5$ . At low voltages, the effects of the diode forward drop (0.8 V, or 0.15V for Shottky) must be taken into account by altering output high and low voltages in the calculations. #### 6.2.4 Time Delay Generator The circuit shown in $\boxtimes$ 6-13 provides output signals at a prescribed time interval from a time reference and automatically resets the output low when the input returns to 0V. This is useful for sequencing a "power on" signal to trigger a controlled start-up of power supplies. 図 6-13. Time Delay Generator English Data Sheet: SNOSDJ3 Consider the case of $V_{IN}$ = 0. The output of comparator 4 is also at ground, "shorting" the capacitor and holding it at 0V. This implies that the outputs of comparators 1, 2, and 3 are also at 0V. When an input signal is applied, the output of open drain comparator 4 goes High-Z and C charges exponentially through R. This is indicated in the graph. The output voltages of comparators 1, 2, and 3 switch to the high state in sequence when $V_C$ rises above the reference voltages $V_1$ , $V_2$ and $V_3$ . A small amount of hysteresis has been provided by the $10k\Omega$ and $10M\Omega$ resistors to insure fast switching when the RC time constant is chosen to give long delay times. A good starting point is $R = 100k\Omega$ and $C = 0.01\mu F$ to $1\mu F$ . All outputs will immediately go low when $V_{IN}$ falls to 0V, due to the comparator output going low and immediately discharging the capacitor. Comparator 4 must be a open-drain type output (TLV1822-EP), whereas comparators 1 though 3 may be either open drain or push-pull output, depending on system requirements. R<sub>PU</sub> is not required for push-pull output devices. ## 6.2.5 Logic Level Shifter The output of the TLV1822-EP is the uncommitted drain of the output transistor. Many open-drain outputs can be tied together to provide an output OR'ing function if desired. 図 6-14. Universal Logic Level Shifter The two $10k\Omega$ resistors bias the input to half of the input logic supply level to set the threshold in the mid-point of the input logic levels. Only one shared output pull-up resistor is needed and may be connected to any pull-up voltage between 0V and 5.5V. The pullup voltage should match the driven logic input "high" level. ## 6.2.6 One-Shot Multivibrator 図 6-15. One-Shot Multivibrator A monostable multivibrator has one stable state in which it can remain indefinitely. It can be triggered externally to another quasi-stable state. A monostable multivibrator can thus be used to generate a pulse of desired width. The desired pulse width is set by adjusting the values of $C_2$ and $R_4$ . The resistor divider of $R_1$ and $R_2$ can be used to determine the magnitude of the input trigger pulse. The output will change state when $V_1 < V_2$ . Diode $D_2$ Copyright © 2025 Texas Instruments Incorporated provides a rapid discharge path for capacitor C<sub>2</sub> to reset at the end of the pulse. The diode also prevents the non-inverting input from being driven below ground. #### 6.2.7 Bi-Stable Multivibrator 図 6-16. Bi-Stable Multivibrator A bi-stable multivibrator has two stable states. The reference voltage is set up by the voltage divider of $R_2$ and $R_3$ . A pulse applied to the SET terminal will switch the output of the comparator high. The resistor divider of $R_1$ and $R_2$ now sets the non-inverting input to a voltage greater than the reference voltage. A pulse applied to RESET will now toggle the output low. #### 6.2.8 Zero Crossing Detector 図 6-17. Zero Crossing Detector A voltage divider of $R_4$ and $R_5$ establishes a reference voltage $V_1$ at the non-inverting input. By making the series resistance of $R_1$ and $R_2$ equal to $R_5$ , the comparator will switch when $V_{IN} = 0$ . Diode $D_1$ insures that $V_3$ clamps near ground. The voltage divider of $R_2$ and $R_3$ then prevents $V_2$ from going below ground. A small amount of hysteresis is setup to ensure rapid output voltage transitions. #### 6.2.9 Pulse Slicer A Pulse Slicer is a variation of the Zero Crossing Detector and is used to detect the zero crossings on an input signal with a varying baseline level. This circuit works best with symmetrical waveforms. The RC network of $R_1$ and $C_1$ establishes an mean reference voltage $V_{REF}$ , which tracks the mean amplitude of the $V_{IN}$ signal. The non-inverting input is directly connected to $V_{REF}$ through R2. R2 and R3 are used to produce hysteresis to keep transitions free of spurious toggles. The time constant is a tradeoff between long-term symmetry and response time to changes in amplitude. If the waveform is data, it is recommended that the data be encoded in NRZ (Non-Return to Zero) format to maintain proper average baseline. Asymmetrical inputs may suffer from timing distortions caused by the changing $V_{REF}$ average voltage. 図 6-18. Pulse Slicer For this design, follow these design requirements: - The RC constant value (R<sub>2</sub> and C<sub>1</sub>) must support the targeted data rate to maintain a valid tripping threshold. - The hysteresis introduced with R<sub>2</sub> and R<sub>43</sub> helps to avoid spurious output toggles. The TLV1822-EP may also be used, but with the addition of a pull-up resistor on the output (not shown for clarity). ☑ 6-19 shows the results of a 9600 baud data signal riding on a varying baseline. ☑ 6-19. Pulse Slicer Waveforms #### 6.3 Power Supply Recommendations Due to the fast output edges, it is critical to have bypass capacitors on the supply pin to prevent supply ringing and false triggers and oscillations. Bypass the supply directly at *each* device with a low ESR $0.1\mu F$ ceramic bypass capacitor directly between $V_{CC}$ pin and ground pins. Narrow, peak currents will be drawn during the output transition time, particularly for the push-pull output device. These narrow pulses can cause un-bypassed supply lines and poor grounds to ring, possibly causing variation that can eat into the input voltage range and create an inaccurate comparison or even oscillations. The device may be powered from both "split" supplies (V+ and V-), or "single" supplies (V+ and GND), with GND applied to the V- pin. Input signals must stay within the specified input range (between V+ and V-) for either type. Note that with a "split" supply the ouptut will now swing "low" (V<sub>OL</sub>) to V- potential and not GND. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated #### 6.4 Layout #### 6.4.1 Layout Guidelines For accurate comparator applications it is important maintain a stable power supply with minimized noise and glitches. Output rise and fall times are in the tens of nanoseconds, and should be treated as high speed logic devices. The bypass capacitor should be as close to the supply pin as possible and connected to a solid ground plane, and preferably directly between the V<sub>CC</sub> and GND pins. Minimize coupling between outputs and inputs to prevent output oscillations. Do not run output and input traces in parallel unless there is a $V_{CC}$ or GND trace between output to reduce coupling. When series resistance is added to inputs, place resistor close to the device. A low value (<100 ohms) resistor may also be added in series with the output to dampen any ringing or reflections on long, non-impedance controlled traces. For best edge shapes, controlled impedance traces with back-terminations should be used when routing long distances. #### 6.4.2 Layout Example 図 6-20. Dual Layout Example English Data Sheet: SNOSDJ3 ## 7 Device and Documentation Support ## 7.1 Documentation Support #### 7.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Analog Engineers Circuit Cookbook: Amplifiers e-book - Texas Instruments, Precision Design, Comparator with Hysteresis design guide - Texas Instruments, Window comparator circuit application note - Texas Instruments, Reference Design, Window Comparator Reference Design design guide - Texas Instruments, Comparator with and without hysteresis circuit application note - Texas Instruments, Inverting comparator with hysteresis circuit application note - Texas Instruments, Non-Inverting Comparator With Hysteresis Circuit application note - Texas Instruments, Zero crossing detection using comparator circuit application note - Texas Instruments, PWM generator circuit application note - Texas Instruments, How to Implement Comparators for Improving Performance of Rotary Encoder in Industrial Drive Applications application note - Texas Instruments, A Quad of Independently Func Comparators application note ## 7.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 7.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 7.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 # 7.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 7.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 8 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |----------|----------|-----------------| | May 2024 | * | Initial Release | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 9 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 9-Jun-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PLV1812MDDFREP | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | TBD | Call TI | Call TI | -55 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV1812-EP: # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Jun-2024 • Automotive : TLV1812-Q1 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects PLASTIC SMALL OUTLINE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated