

www.ti.com

SLOS470C – JUNE 2005 – REVISED SEPTEMBER 2010

### 10-MHz LOW-NOISE LOW-VOLTAGE LOW-POWER OPERATIONAL AMPLIFIERS

Check for Samples: LMV721, LMV722

### **FEATURES**

- Power-Supply Voltage Range: 2.2 V to 5.5 V
- Low Supply Current: 930 μA/Amplifier at 2.2 V
- High Unity-Gain Bandwidth: 10 MHz
- Rail-to-Rail Output Swing
  - 600-Ω Load: 120 mV From Either Rail at 2.2 V
  - 2-kΩ Load: 50 mV From Either Rail at 2.2 V
- Input Common-Mode Voltage Range Includes Ground
- Input Voltage Noise: 9 nV/\(\sqrt{Hz}\) at f = 1 kHz

### **APPLICATIONS**

- Cellular and Cordless Phones
- Active Filter and Buffers
- Laptops and PDAs
- Battery Powered Electronics

# 



LMV722...D, DGK, OR DRG PACKAGE (TOP VIEW)

|                   | • |   |        |                               |
|-------------------|---|---|--------|-------------------------------|
| 10UT [<br>1IN- [  | 2 | σ | 8<br>7 | ] V <sub>CC</sub> +<br>] 20UT |
| 1IN+ [            |   |   | 6      | 2IN-<br>2IN+                  |
| V <sub>CC</sub> _ | 4 |   | 5      | ] 2IN+                        |

### **DESCRIPTION/ORDERING INFORMATION**

The LMV721 (single) and LMV722 (dual) are low-noise low-voltage low-power operational amplifiers that can be designed into a wide range of applications. The LMV721 and LMV722 have a unity-gain bandwidth of 10 MHz, a slew rate of 5 V/ $\mu$ s, and a quiescent current of 930  $\mu$ A/amplifier at 2.2 V.

The LMV721 and LMV722 are designed to provide optimal performance in low-voltage and low-noise systems. They provide rail-to-rail output swing into heavy loads. The input common-mode voltage range includes ground, and the maximum input offset voltage are 3.5 mV (over recommended temperature range) for the devices. Their capacitive load capability is also good at low supply voltages. The operating range is from 2.2 V to 5.5 V.

| T <sub>A</sub> |        | PACKAGE                               | 2)           | ORDERABLE PART NUMBER | TOP-SIDE MARKING <sup>(3)</sup> |  |
|----------------|--------|---------------------------------------|--------------|-----------------------|---------------------------------|--|
|                |        | SC-70 – DCK                           | Reel of 3000 | LMV721IDCKR           | DK                              |  |
|                | Single | 30-70 - DCK                           | Reel of 250  | LMV721IDCKT           | - RK_                           |  |
|                |        | SOT-23 – DBV Reel of 3000 LMV721IDBVR |              | LMV721IDBVR           | RBF_                            |  |
| –40°C to 105°C |        | SOIC – D                              | Reel of 2500 | LMV722IDR             | M\/7001                         |  |
|                | Dual   | 50IC - D                              | Tube of 75   | LMV722ID              | - MV722I                        |  |
|                | Dual   | VSSOP – DGK                           | Reel of 2500 | LMV722IDGKR           | R6_                             |  |
|                |        | QFN – DRG                             | Reel of 2500 | LMV722IDRGR           | ZYY                             |  |
|                |        |                                       |              |                       |                                 |  |

#### **ORDERING INFORMATION**<sup>(1)</sup>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) DBV/DCK/DGK: The actual top-side marking has one additional character that designates the wafer fab/assembly site.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLOS470C -JUNE 2005-REVISED SEPTEMBER 2010



www.ti.com

### Typical Application



### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     |                                           |                            | MIN        | MAX   | UNIT |
|---------------------|-------------------------------------------|----------------------------|------------|-------|------|
| $V_{CC+} - V_{CC-}$ | Supply voltage <sup>(2)</sup>             |                            |            | 6     | V    |
| V <sub>ID</sub>     | Differential input voltage <sup>(3)</sup> |                            | ±Supply vo | ltage | V    |
|                     |                                           | D package <sup>(5)</sup>   |            | 97    |      |
|                     |                                           | DBV package <sup>(5)</sup> |            | 206   |      |
| $\theta_{JA}$       | Package thermal impedance <sup>(4)</sup>  | DCK package <sup>(5)</sup> |            | 252   | °C/W |
|                     |                                           | DGK package <sup>(5)</sup> |            | 172   |      |
|                     |                                           | DRG package <sup>(6)</sup> |            | 50.7  |      |
| TJ                  | Operating virtual-junction temperature    |                            |            | 150   | °C   |
| T <sub>stg</sub>    | Storage temperature range                 |                            | -65        | 150   | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values (except differential voltages and V<sub>CC</sub> specified for the measurement of I<sub>OS</sub>) are with respect to the network GND. (2)(3) Differential voltages are at IN+ with respect to IN-.

(4)

Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

The package thermal impedance is calculated in accordance with JESD 51-7. (5)

(6) The package thermal impedance is calculated in accordance with JESD 51-5.

### **Recommended Operating Conditions**

|                     |                                        | MIN | MAX | UNIT |
|---------------------|----------------------------------------|-----|-----|------|
| $V_{CC+} - V_{CC-}$ | Supply voltage                         | 2.2 | 5.5 | V    |
| TJ                  | Operating virtual-junction temperature | -40 | 105 | °C   |

### **ESD** Protection

|                  | TYP  | UNIT |
|------------------|------|------|
| Human-Body Model | 2000 | V    |
| Machine Model    | 100  | V    |



SLOS470C -JUNE 2005-REVISED SEPTEMBER 2010

www.ti.com

#### **Electrical Characteristics**

 $V_{CC+}$  = 2.2 V,  $V_{CC-}$  = GND,  $V_{ICR}$  =  $V_{CC+}/2$ ,  $V_0$  =  $V_{CC+}/2$ , and  $R_L$  > 1 M $\Omega$  (unless otherwise noted)

|                  | PARAMETER                          | TEST CONDITIONS                                                                     | TJ             | MIN   | TYP   | MAX   | UNIT   |  |
|------------------|------------------------------------|-------------------------------------------------------------------------------------|----------------|-------|-------|-------|--------|--|
|                  |                                    |                                                                                     | 25°C           |       | 0.02  | 3     |        |  |
| V <sub>IO</sub>  | Input offset voltage               |                                                                                     | -40°C to 105°C |       |       | 3.5   | mV     |  |
| TCVIO            | Input offset voltage average drift |                                                                                     | 25°C           |       | 0.6   |       | μV/°C  |  |
| I <sub>IB</sub>  | Input bias current                 |                                                                                     | 25°C           |       | 260   |       | nA     |  |
| I <sub>IO</sub>  | Input offset current               |                                                                                     | 25°C           |       | 25    |       | nA     |  |
|                  |                                    |                                                                                     | 25°C           | 70    | 88    |       | JD     |  |
| CMMR             | Common-mode rejection ratio        | $V_{ICR} = 0 V \text{ to } 1.3 V$                                                   | -40°C to 105°C | 64    |       |       | dB     |  |
|                  | Deven even handle stiller mette    | $V_{CC+} = 2.2 \text{ V to 5 V},$                                                   | 25°C           | 80    | 90    |       | JD     |  |
| PSRR             | Power-supply rejection ratio       | $V_0 = 0$ , $V_{ICR} = 0$                                                           | -40°C to 105°C | 70    |       |       | dB     |  |
|                  |                                    | CMRR ≥ 50 dB                                                                        | 0500           |       | -0.3  |       | .,     |  |
| V <sub>ICR</sub> | Input common-mode voltage          |                                                                                     | 25°C           |       | 1.3   |       | V      |  |
|                  |                                    | R <sub>L</sub> = 600 Ω,                                                             | 25°C           | 75    | 81    |       |        |  |
| •                | arga aignal voltage gain           | $V_0 = 0.75$ V to 2 V                                                               | -40°C to 105°C | 70    |       |       |        |  |
| A <sub>VD</sub>  | Large-signal voltage gain          | $R_L = 2 k\Omega$ ,                                                                 | 25°C           | 75    | 84    |       | dB     |  |
|                  |                                    | $V_0 = 0.5 \text{ V} \text{ to } 2.1 \text{ V}$                                     | -40°C to 105°C | 70    |       |       |        |  |
|                  |                                    |                                                                                     | 25°C           | 2.090 | 2.125 |       |        |  |
|                  |                                    | $R_L = 600 \Omega$ to $V_{CC+}/2$                                                   | -40°C to 105°C | 2.065 |       |       |        |  |
|                  |                                    |                                                                                     | 25°C           |       | 0.071 | 0.120 | V      |  |
|                  |                                    |                                                                                     | -40°C to 105°C |       |       | 0.145 |        |  |
| Vo               | Output swing                       |                                                                                     | 25°C           | 2.150 | 2.177 |       |        |  |
|                  |                                    | $R_L = 2 k\Omega$ to $V_{CC+}/2$                                                    | -40°C to 105°C | 2.125 |       |       |        |  |
|                  |                                    |                                                                                     | 25°C           |       | 0.056 | 0.080 |        |  |
|                  |                                    |                                                                                     | -40°C to 105°C |       |       | 0.105 |        |  |
|                  |                                    | Sourcing, $V_0 = 0 V$ ,                                                             | 25°C           | 10    | 14.9  |       |        |  |
|                  |                                    | $V_{IN(diff)} = \pm 0.5 V$                                                          | -40°C to 105°C | 5     |       |       |        |  |
| l <sub>o</sub>   | Output current                     | Sinking, $V_0 = 2.2 V$ ,                                                            | 25°C           | 10    | 17.6  |       | mA     |  |
|                  |                                    | $V_{IN(diff)} = \pm 0.5 V$                                                          | -40°C to 105°C | 5     |       |       |        |  |
|                  |                                    |                                                                                     | 25°C           |       | 0.93  | 1.3   |        |  |
|                  |                                    | LMV721                                                                              | -40°C to 105°C |       |       | 1.5   |        |  |
| Icc              | Supply current                     |                                                                                     | 25°C           |       | 1.81  | 2.4   | mA     |  |
|                  |                                    | LMV722                                                                              | -40°C to 105°C |       |       | 2.6   |        |  |
| SR               | Slew rate <sup>(1)</sup>           |                                                                                     | 25°C           |       | 4.9   |       | V/μs   |  |
| GBW              | Gain bandwidth product             |                                                                                     | 25°C           |       | 10    |       | MHz    |  |
| Φ <sub>m</sub>   | Phase margin                       |                                                                                     | 25°C           |       | 67.4  |       | ٥      |  |
| G <sub>m</sub>   | Gain margin                        |                                                                                     | 25°C           |       | -9.8  |       | dB     |  |
| V <sub>n</sub>   | Input-referred voltage noise       | f = 1 kHz                                                                           | 25°C           |       | 9     |       | nV/√Hz |  |
| I <sub>n</sub>   | Input-referred current noise       | f = 1 kHz                                                                           | 25°C           |       | 0.3   |       | pA/√Hz |  |
| THD              | Total harmonic distortion          | f = 1 kHz, AV = 1,<br>R <sub>L</sub> = 600 Ω, V <sub>O</sub> = 500 mV <sub>pp</sub> | 25°C           |       | 0.004 |       | %      |  |

(1) Connected as voltage follower with 1-V step input. Number specified is the slower of the positive and negative slew rate.

SLOS470C – JUNE 2005-REVISED SEPTEMBER 2010

www.ti.com

### **Electrical Characteristics**

|                  | PARAMETER                          | TEST CONDITIONS                                                                       | TJ             | MIN   | TYP   | MAX   | UNIT  |  |
|------------------|------------------------------------|---------------------------------------------------------------------------------------|----------------|-------|-------|-------|-------|--|
| V                | lanut effect volte se              |                                                                                       | 25°C           |       | -0.08 | 3     |       |  |
| V <sub>IO</sub>  | Input offset voltage               |                                                                                       | -40°C to 105°C |       |       | 3.5   | mV    |  |
| TCVIO            | Input offset voltage average drift |                                                                                       | 25°C           |       | 0.6   |       | μV/°C |  |
| I <sub>IB</sub>  | Input bias current                 |                                                                                       | 25°C           |       | 260   |       | nA    |  |
| I <sub>IO</sub>  | Input offset current               |                                                                                       | 25°C           |       | 25    |       | nA    |  |
|                  |                                    |                                                                                       | 25°C           | 80    | 89    |       |       |  |
| CMMR             | Common-mode rejection ratio        | $V_{ICR} = 0 V \text{ to } 4.1 V$                                                     | -40°C to 105°C | 75    |       |       | dB    |  |
|                  | Deven even handle effect of the    | $V_{CC+} = 2.2 \text{ V to 5 V},$                                                     | 25°C           | 70    | 90    |       |       |  |
| PSRR             | Power-supply rejection ratio       | $V_0 = 0, V_{ICR} = 0$                                                                | -40°C to 105°C | 64    |       |       | dB    |  |
| . /              | land a second second second        | CMRR ≥ 50 dB                                                                          | 0500           |       | -0.3  |       |       |  |
| V <sub>ICR</sub> | Input common-mode voltage          |                                                                                       | 25°C           |       | 4.1   |       | V     |  |
|                  |                                    | $R_1 = 600 \Omega$ ,                                                                  | 25°C           | 80    | 87    |       |       |  |
| ٨                | arde-signal voltage gain           | $V_0 = 0.75$ V to 4.8 V                                                               | -40°C to 105°C | 70    |       |       | ٦Ŀ    |  |
| A <sub>VD</sub>  | Large-signal voltage gain          | $R_1 = 2 k\Omega$ ,                                                                   | 25°C           | 80    | 94    |       | dB    |  |
|                  |                                    | $V_0^{L} = 0.7 \text{ V} \text{ to } 4.9 \text{ V}$                                   | -40°C to 105°C | 70    |       |       |       |  |
|                  |                                    |                                                                                       | 25°C           | 4.84  | 4.882 |       |       |  |
|                  |                                    | $R_L = 600 \Omega$ to $V_{CC+}/2$                                                     | -40°C to 105°C | 4.815 |       |       |       |  |
|                  |                                    |                                                                                       | 25°C           |       | 0.134 | 0.19  |       |  |
|                  |                                    |                                                                                       | -40°C to 105°C |       |       | 0.215 | V     |  |
| Vo               | Output swing                       |                                                                                       | 25°C           | 4.93  | 4.952 |       |       |  |
|                  |                                    | $R_L = 2 \ k\Omega$ to $V_{CC+}/2$                                                    | -40°C to 105°C | 4.905 |       |       |       |  |
|                  |                                    |                                                                                       | 25°C           |       | 0.076 | 0.11  |       |  |
|                  |                                    |                                                                                       | -40°C to 105°C |       |       | 0.135 |       |  |
|                  |                                    | Sourcing, $V_0 = 0 V$ ,                                                               | 25°C           | 20    | 52.6  |       |       |  |
|                  |                                    | $V_{IN(diff)} = \pm 0.5 V$                                                            | -40°C to 105°C | 12    |       |       |       |  |
| lo               | Output current                     | Sinking, $V_0 = 2.2 V$ ,                                                              | 25°C           | 15    | 23.7  |       | mA    |  |
|                  |                                    | $V_{IN(diff)} = \pm 0.5 V$                                                            | -40°C to 105°C | 8.5   |       |       |       |  |
|                  |                                    | 1.00/704                                                                              | 25°C           |       | 1.03  | 1.4   |       |  |
|                  | Supply ourrest                     | LMV721                                                                                | -40°C to 105°C |       |       | 1.7   | ^     |  |
| I <sub>CC</sub>  | Supply current                     | 1.00/700                                                                              | 25°C           |       | 2.01  | 2.4   | mA    |  |
|                  |                                    | LMV722                                                                                | -40°C to 105°C |       |       | 2.8   |       |  |
| SR               | Slew rate <sup>(1)</sup>           |                                                                                       | 25°C           |       | 5.25  |       | V/µs  |  |
| GBW              | Gain bandwidth product             |                                                                                       | 25°C           |       | 10    |       | MHz   |  |
| Φ <sub>m</sub>   | Phase margin                       |                                                                                       | 25°C           |       | 72    |       | 0     |  |
| G <sub>m</sub>   | Gain margin                        |                                                                                       | 25°C           |       | -11   |       | dB    |  |
| V <sub>n</sub>   | Input-referred voltage noise       | f = 1 kHz                                                                             | 25°C           |       | 8.5   |       | nV/√H |  |
| l <sub>n</sub>   | Input-referred current noise       | f = 1 kHz                                                                             | 25°C           |       | 0.2   |       | pA/√H |  |
| THD              | Total harmonic distortion          | f = 1  kHz,  AV = 1,<br>R <sub>L</sub> = 600 Ω, V <sub>O</sub> = 500 mV <sub>pp</sub> | 25°C           |       | 0.001 |       | %     |  |

(1) Connected as voltage follower with 1-V step input. Number specified is the slower of the positive and negative slew rate.



SLOS470C-JUNE 2005-REVISED SEPTEMBER 2010





Copyright © 2005–2010, Texas Instruments Incorporated

EXAS **ISTRUMENTS** 

SLOS470C -JUNE 2005-REVISED SEPTEMBER 2010



6







Copyright © 2005–2010, Texas Instruments Incorporated



SLOS470C -JUNE 2005-REVISED SEPTEMBER 2010



Texas

**NSTRUMENTS** 



SLOS470C -JUNE 2005-REVISED SEPTEMBER 2010



SR – Slew Rate – V/µs

**TYPICAL CHARACTERISTICS (continued)** SLEW RATE THD vs vs SUPPLY VOLTAGE FREQUENCY 6 1  $V_{CC} = 2.2 V$ 5.8 5.6 0.1 5.4 5.2 THD – % 0.01 5 Rising 4.8 4.6 0.001 4.4 Falling 4.2 0.0001 4 100 1k 10k 100k 2 2.5 3 3.5 4 4.5 5 f – Frequency – Hz V<sub>cc</sub> – Supply Voltage – V

#### PULSE RESPONSE

 $V_{cc}$  = 5 V,  $R_{L}$  = 2 k $\Omega$ ,  $C_{L}$  = 21.2 nF,  $R_{o}$  = 0  $\Omega$ 



PULSE RESPONSE

 $V_{cc}$  = 5 V,  $R_{\scriptscriptstyle L}$  = 2 k $\Omega,$   $C_{\scriptscriptstyle L}$  = 21.2 nF,  $R_{\scriptscriptstyle O}$  = 2.1  $\Omega$ 



2 µs per Division

Texas Instruments

SLOS470C – JUNE 2005 – REVISED SEPTEMBER 2010

www.ti.com

### TYPICAL CHARACTERISTICS (continued)

PULSE RESPONSE





#### PULSE RESPONSE

#### $\textbf{V}_{cc}$ = 5 V, $\textbf{R}_{\scriptscriptstyle L}$ = 600 $\Omega,$ $\textbf{C}_{\scriptscriptstyle L}$ = 21.2 nF, $\textbf{R}_{o}$ = 0 $\Omega$



2 µs per Division



 $V_{cc}$  = 2.2 V,  $R_{L}$  = 2 k $\Omega$ ,  $C_{L}$  = 2.12 nF,  $R_{o}$  = 0  $\Omega$ 





PULSE RESPONSE

#### PULSE RESPONSE

### $\textbf{V}_{cc}$ = 2.2 V, $\textbf{R}_{\scriptscriptstyle L}$ = 2 $\Omega,$ $\textbf{C}_{\scriptscriptstyle L}$ = 2.12 nF, $\textbf{R}_{o}$ = 0 $\Omega$



. .

#### PULSE RESPONSE

#### $\textbf{V}_{cc}$ = 2.2 V, $\textbf{R}_{\mbox{\tiny L}}$ = 10 k $\Omega,$ $\textbf{C}_{\mbox{\tiny L}}$ = 2.12 nF, $\textbf{R}_{o}$ = 0 $\Omega$





#### www.ti.com

### SLOS470C – JUNE 2005 – REVISED SEPTEMBER 2010

#### TYPICAL CHARACTERISTICS (continued)

PULSE RESPONSE

 $\textbf{V}_{cc}$  = 2.2 V,  $\textbf{R}_{\text{\tiny L}}$  = 10 k $\Omega,$   $\textbf{C}_{\text{\tiny L}}$  = 2.12 nF,  $\textbf{R}_{o}$  = 2.2  $\Omega$ 

PULSE RESPONSE  $V_{cc}$  = 2.2 V, R\_ = 10 k\Omega, C\_ = 2.12 nF, R\_ = 11.5  $\Omega$ 



1 µs per Division



PULSE RESPONSE

 $\textbf{V}_{cc}$  = 2.2 V,  $\textbf{R}_{\scriptscriptstyle L}$  = 600  $\Omega,$   $\textbf{C}_{\scriptscriptstyle L}$  = 1.89 nF,  $\textbf{R}_{o}$  = 0  $\Omega$ 



SLOS470C –JUNE 2005–REVISED SEPTEMBER 2010

### **REVISION HISTORY**

| CI | hanges from Revision B (August 2010) to Revision C                                                                   | Page |
|----|----------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed all temperature parameters from max of 85°C to 105°C                                                         | 1    |
| •  | Changed supply voltage max value to 6 in Absolute Maximum Ratings table                                              | 2    |
| •  | Changed supply voltage MAX value to 5.5 in Recommended Operating Conditions table                                    | 2    |
| •  | Changed A <sub>VD</sub> , V <sub>D</sub> test conditons for R <sub>L</sub> = 600 $\Omega$ : 0.75 V to 4.8 V          | 4    |
| •  | Changed A <sub>VD</sub> , V <sub>O</sub> test conditons for R <sub>L</sub> = 2 k $\Omega$ $\Omega$ : 0.75 V to 4.8 V | 4    |

Copyright © 2005–2010, Texas Instruments Incorporated



www.ti.com



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/              | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material             | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)                       |                    |              |                |         |
| LMV721IDBVR      | ACTIVE | SOT-23       | DBV     | 5    | 3000    | RoHS & Green | NIPDAU                    | Level-1-260C-UNLIM | -40 to 105   | (RBFA, RBFM)   | Samples |
| LMV721IDCKR      | ACTIVE | SC70         | DCK     | 5    | 3000    | RoHS & Green | NIPDAU   SN<br>  NIPDAUAG | Level-1-260C-UNLIM | -40 to 105   | (RKA, RKM)     | Samples |
| LMV721IDCKT      | ACTIVE | SC70         | DCK     | 5    | 250     | RoHS & Green | NIPDAU   NIPDAUAG         | Level-1-260C-UNLIM | -40 to 105   | (RKA, RKM)     | Samples |
| LMV722ID         | ACTIVE | SOIC         | D       | 8    | 75      | RoHS & Green | NIPDAU                    | Level-1-260C-UNLIM | -40 to 105   | MV722I         | Samples |
| LMV722IDGKR      | ACTIVE | VSSOP        | DGK     | 8    | 2500    | RoHS & Green | NIPDAU                    | Level-1-260C-UNLIM | -40 to 105   | R6E            | Samples |
| LMV722IDR        | ACTIVE | SOIC         | D       | 8    | 2500    | RoHS & Green | NIPDAU                    | Level-1-260C-UNLIM | -40 to 105   | MV7221         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV722 :

Automotive : LMV722-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMV721IDBVR                 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| LMV721IDCKR                 | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| LMV721IDCKT                 | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| LMV721IDCKT                 | SC70            | DCK                | 5 | 250  | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| LMV722IDGKR                 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMV722IDR                   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

23-Jan-2025



| Device      | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
|-------------|---------------------|-----|------|------|-------------|------------|-------------|--|--|--|
| LMV721IDBVR | SOT-23              | DBV | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |
| LMV721IDCKR | SC70                | DCK | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |  |  |
| LMV721IDCKT | SC70                | DCK | 5    | 250  | 180.0       | 180.0      | 18.0        |  |  |  |
| LMV721IDCKT | SC70                | DCK | 5    | 250  | 202.0       | 201.0      | 28.0        |  |  |  |
| LMV722IDGKR | VSSOP               | DGK | 8    | 2500 | 346.0       | 346.0      | 35.0        |  |  |  |
| LMV722IDR   | SOIC                | D   | 8    | 2500 | 353.0       | 353.0      | 32.0        |  |  |  |

### TEXAS INSTRUMENTS

www.ti.com

23-Jan-2025

### TUBE



### - B - Alignment groove width

\*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMV722ID | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |

# **DBV0005A**



## **PACKAGE OUTLINE**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



## DBV0005A

# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBV0005A

## **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **DGK0008A**



## **PACKAGE OUTLINE**

### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

# **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# **DCK0005A**



## **PACKAGE OUTLINE**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



## **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DCK0005A

# **EXAMPLE STENCIL DESIGN**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.



# D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### D0008A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated