

Technical documentation





#### **[LM5067](https://www.tij.co.jp/product/jp/lm5067?qgpn=lm5067)**

[JAJSJK6D](https://www.tij.co.jp/jp/lit/pdf/JAJSJK6) – OCTOBER 2007 – REVISED AUGUST 2020

# **LM5067** 負電圧ホット・スワップ **/** 突入電流コントローラ、電力制限付

## **1** 特長

<span id="page-0-0"></span>╫

**TEXAS** 

**INSTRUMENTS** 

- 幅広い動作範囲:-9V~-80V
- 突入電流制限機能により、動作中の電源に基板を安 全に挿入可能
- 外部パス・デバイスの最大消費電力をプログラム可能
- 調整可能な電流制限
- 深刻な過電流時のサーキット・ブレーカ機能
- 可変の低電圧誤動作防止 (UVLO) とヒステリシス
- 可変の過電圧誤動作防止 (OVLO) とヒステリシス
- 初期挿入タイマにより、システム接続後のリンギングや 過渡現象を沈静化可能
- プログラム可能なフォルト・タイマにより不要な保護動 作を回避
- アクティブ HIGH のオープン・ドレイン POWER GOOD 出力
- ラッチ付きフォルト・バージョンと自動再起動バージョン を提供

# **2** アプリケーション

- サーバーのバックプレーン・システム
- 突入電流の制限
- ソリッド・ステート・サーキット・ブレーカ
- 過渡電圧保護
- ソリッド・ステート・リレー
- 低電圧誤動作防止
- パワー・グッド検出器とインジケータ

## **3** 概要

LM5067 負電圧ホット・スワップ・コントローラは、稼働中の システム・バックプレーンまたはその他の通電中の電源に 回路基板を挿抜する際、電源接続をインテリジェントに制 御できます。LM5067 は、突入電流制御によってシステム の電圧ドループや過渡現象を制限します。外部の直列パ ス N チャネル MOSFET での電流制限と消費電力はプロ グラム可能であり、安全動作領域 (SOA) 内での動作が保 証されます。さらに、 LM5067 は、過電流および過電圧状 態を監視することで回路を保護します。POWER GOOD 出力は、出力電圧が入力電圧に近い値であることを示しま す。入力の低電圧 / 過電圧誤動作防止のレベルとヒステリ シス、および障害検出時間は、プログラム可能です。 LM5067-1 は、障害検出後はオフにラッチされます。 LM5067-2 は、固定されたデューティ・サイクルで自動的 に再起動を試みます。LM5067 は 10 ピンの VSSOP パ ッケージおよび 14 ピンの SOIC パッケージで供給されま す。

製品情報(1)

| ********* |                   |                            |
|-----------|-------------------|----------------------------|
| 部品番号      | パッケージ             | 本体サイズ (公称)                 |
| LM5067    | <b>VSSOP (10)</b> | $ 3.00$ mm $\times$ 3.00mm |
|           | SOIC(14)          | 8.99mm × 7.49mm            |

(1) 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



Copyright © 2016, Texas Instruments Incorporated

#### 負電源バスの突入電流と障害保護



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



## **Table of Contents**





## **4 Revision History**

## **Changes from Revision C (March 2013) to Revision D (August 2020) Page**





<span id="page-2-0"></span>

## **5 Device Comparison**



## 表 **5-1. Device Comparison Table**

## <span id="page-3-0"></span>**6 Pin Configuration and Functions**





図 **6-2. 14-Lead SOIC Top View**

## **Pin Functions**



<span id="page-4-0"></span>

## **7 Specifications**

#### **7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Maximum continuous current into VCC is limited by power dissipation and die temperature. See the Thermal Considerations section.

## **7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC package thermal metrics](https://www.ti.com/lit/pdf/spra953)* application [report.](https://www.ti.com/lit/pdf/spra953)

(2) Tested on a 4 layer JEDEC board with 2 vias under the package. See JEDEC standards JESD51-7 and JESD51-3. See the Thermal Considerations section.

## <span id="page-5-0"></span>**7.5 Electrical Characteristics**

Limits in standard type are for T $_{\rm J}$  = 25°C only; limits in boldface type apply over the junction temperature (T $_{\rm J}$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at T $_{\rm J}$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: I<sub>CC</sub> = 2 mA, OUT Pin = 48V above VEE, all voltages are with respect to VEE. See <sup>[\(1\)](#page-6-0)</sup>.



<span id="page-6-0"></span>

## **7.5 Electrical Characteristics (continued)**

Limits in standard type are for T $_{\rm J}$  = 25°C only; limits in boldface type apply over the junction temperature (T $_{\rm J}$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at T $_{\rm J}$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: I<sub>CC</sub> = 2 mA, OUT Pin = 48V above VEE, all voltages are with respect to VEE. See <sup>(1)</sup>.



(1) Current out of a pin is indicated as a negative value.

#### **7.6 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)





## <span id="page-7-0"></span>**7.7 Typical Characteristics**

Unless otherwise specified the following conditions apply:  $T_J$  = 25°C.







**[LM5067](https://www.tij.co.jp/product/jp/lm5067?qgpn=lm5067)** [JAJSJK6D](https://www.tij.co.jp/jp/lit/pdf/JAJSJK6) – OCTOBER 2007 – REVISED AUGUST 2020 **[www.tij.co.jp](https://www.tij.co.jp)**











## <span id="page-11-0"></span>**8 Detailed Description**

## **8.1 Overview**

The LM5067 is designed to control the in-rush current to the load upon insertion of a circuit card into a live backplane or other "hot" power source, thereby limiting the voltage sag on the backplane's supply voltage, and the dV/dt of the voltage applied to the load. Effects on other circuits in the system are minimized, preventing possible unintended resets. During the system power up, the maximum power dissipation in the series pass device is limited to a safe value within the device's Safe Operating Area (SOA). After the system power up is complete, the LM5067 monitors the load for excessive currents due to a fault or short circuit at the load. Limiting the load current and/or the power in the external MOSFET for an extended period of time results in the shutdown of the series pass MOSFET. After a fault event, the LM5067-1 latches off until the circuit is re-enabled by external control, while the LM5067-2 automatically restarts with defined timing. The circuit breaker function quickly switches off the series pass device upon detection of a severe over-current condition caused by, e.g. a short circuit at the load. The Power Good (PGD) output pin indicates when the output voltage is close to the normal operating value. Programmable undervoltage lock-out (UVLO) and overvoltage lock-out (OVLO) circuits shut down the LM5067 when the system input voltage is outside the desired operating range. The typical configuration of a circuit card with LM5067 hot swap protection is shown in  $\boxtimes$  8-1.



#### 図 **8-1. LM5067 Application**

The LM5067 can be used in a variety of applications, other than plug-in boards, to monitor for excessive load current, provide transient protection, and ensuring the voltage to the load is within preferred limits. The circuit breaker function protects the system from a sudden short circuit at the load. Use of the UVLO/EN pin allows the LM5067 to be used as a solid state relay. The PGD output provides a status indication of the voltage at the load relative to the input system voltage.

<span id="page-12-0"></span>

## **8.2 Functional Block Diagram**



Copyright © 2016, Texas Instruments Incorporated

## **8.3 Feature Description**

## **8.3.1 Power Up Sequence**

The system voltage range of the LM5067 is –9 V to –80 V, with a transient capability to -100 V. Referring to the *Functional Block Diagram*,  $\boxtimes$  [9-1](#page-18-0), and  $\boxtimes$  [8-2](#page-13-0), as the system voltage (V<sub>SYS</sub>) initially increases from zero, the external N-channel MOSFET (Q1) is held off by an internal 110 mA pull-down current at the GATE pin. The strong pull-down current at the GATE pin prevents an inadvertent turn-on as the MOSFET's gate-to-drain (Miller) capacitance is charged. When the operating voltage of the LM5067 (VCC – VEE) reaches the POR<sub>IT</sub> threshold (7.7V) the insertion timer starts. During the insertion time, the capacitor at the TIMER pin  $(C_T)$  is charged by a 6 µA current source, and Q1 is held off by a 2.2 mA pull-down current at the GATE pin regardless of the system voltage. The insertion time delay allows ringing and transients at V<sub>SYS</sub> to settle before Q1 can be enabled. The insertion time ends when the TIMER pin voltage reaches 4 V above VEE, and  $C_T$  is then quickly discharged by an internal 1.5 mA pull-down current. After the insertion time, the LM5067 control circuitry is enabled when the operating voltage reaches the POR<sub>EN</sub> threshold (8.4 V). As V<sub>SYS</sub> continues to increase, the LM5067 operating voltage is limited at ≊13 V by an internal zener diode. The remainder of the system voltage is dropped across the input resistor  $R_{IN}$ .



<span id="page-13-0"></span>The GATE pin switches on Q1 when  $V_{SYS}$  exceeds the UVLO threshold (UVLO pin >2.5V above VEE). If  $V_{SYS}$ exceeds the UVLO threshold at the end of the insertion time, Q1 is switched on at that time. The GATE pin sources 52 µA to charge Q1's gate capacitance. The maximum gate-to-source voltage of Q1 is limited by the LM5067's operating voltage (V<sub>z</sub>) to approximately 13 V. During power up, as the voltage at the OUT pin increases in magnitude with respect to Ground, the LM5067 monitors Q1's drain current and power dissipation. In-rush current limiting and/or power limiting circuits actively control the current delivered to the load. During the in-rush limiting interval (t2 in  $\boxtimes$  8-2) an internal current source charges C<sub>T</sub> at the TIMER pin. When the load current reduces from the limiting value to a value determined by the load the in-rush limiting interval is complete and  $C_T$  is discharged. The PGD pin switches high when the voltage at the OUT pin reaches to within 1.25 V of the voltage at the SENSE pin.

If the TIMER pin voltage reaches 4.0V before in-rush current limiting or power limiting ceases (during t2), a fault is declared and Q1 is turned off. See *[Fault Timer and Restart](#page-15-0)* for a complete description of the fault mode.





#### **8.3.2 Gate Control**

The external N-channel MOSFET is turned on when the GATE pin sources 52 µA to enhance the gate. During normal operation (t3 in  $\boxtimes$  8-2) Q1's gate is held charged to approximately 13V above VEE, typically within 20 mV of the voltage at VCC. If the maximum  $V_{GS}$  rating of Q1 is less than 13V, a lower voltage external zener diode must be added between the GATE and SENSE pins. The external zener diode must have a forward current rating of at least 110 mA.

When the system voltage is initially applied (before the operating voltage reaches the POR<sub>IT</sub> threshold), the GATE pin is held low by a 110 mA pull-down current. The pull-down current helps prevent an inadvertent turn-on of the MOSFET through its drain-gate capacitance as the applied system voltage increases.



During the insertion time (t1 in  $\boxtimes$  [8-2](#page-13-0)) the GATE pin is held low by a 2.2 mA pull-down current. This maintains Q1 in the off-state until the end of t1, regardless of the voltage at VCC and UVLO.

Following the insertion time, during t2 in  $\boxtimes$  [8-2,](#page-13-0) the gate voltage of Q1 is modulated to keep the current or Q1's power dissipation level from exceeding the programmed levels. Current limiting and power limiting are considered fault conditions, during which the voltage on the TIMER pin capacitor increases. If the current and power limiting cease before the TIMER pin reaches 4 V the TIMER pin capacitor is discharged, and the circuit enters normal operation. See *[Fault Timer and Restart](#page-15-0)* for details on the fault timer.

If the system input voltage falls below the UVLO threshold, or rises above the OVLO threshold, the GATE pin is pulled low by the 2.2 mA pull-down current to switch off Q1.



Copyright © 2016, Texas Instruments Incorporated



#### **8.3.3 Current Limit**

The current limit threshold is reached when the voltage across the sense resistor  $R<sub>S</sub>$  (SENSE to VEE) reaches 50 mV. In the current limiting condition, the GATE voltage is controlled to limit the current in MOSFET Q1. While the current limit circuit is active, the fault timer is active as described in the [セクション](#page-15-0) *8.3.6* section. If the load current reduces below the current limit threshold before the end of the Fault Timeout Period, the LM5067 resumes normal operation. For proper operation, the R<sub>S</sub> resistor value should be no larger than 100 mΩ.

#### **8.3.4 Circuit Breaker**

If the load current increases rapidly (e.g., the load is short-circuited) the current in the sense resistor  $(R<sub>S</sub>)$  may exceed the current limit threshold before the current limit control loop is able to respond. If the current exceeds approximately twice the current limit threshold (100 mV/ $R<sub>S</sub>$ ), Q1's gate is quickly pulled down by the 110 mA pulldown current at the GATE pin, and a Fault Timeout Period begins. When the voltage across  $R<sub>S</sub>$  falls below 100 mV the 110 mA pull-down current at the GATE pin is switched off, and the gate voltage of Q1 is then determined by the current limit or the power limit functions. If the TIMER pin reaches 4.0V before the current limiting or power limiting condition ceases, Q1 is switched off by the 2.2 mA pull-down current at the GATE pin as described in the Fault Timer & Restart section.

#### **8.3.5 Power Limit**

An important feature of the LM5067 is the MOSFET power limiting. The Power Limit function can be used to maintain the maximum power dissipation of MOSFET Q1 within the device SOA rating. The LM5067 determines the power dissipation in Q1 by monitoring its drain-source voltage (OUT to SENSE), and the drain current



<span id="page-15-0"></span>through the sense resistor (SENSE to VEE). The product of the current and voltage is compared to the power limit threshold programmed by the resistor at the PWR pin. If the power dissipation reaches the limiting threshold, the GATE voltage is modulated to reduce the current in Q1, and the fault timer is active as described in the *Fault Timer and Restart* section.

#### **8.3.6 Fault Timer and Restart**

When the current limit or power limit threshold is reached during turn-on or as a result of a fault condition, the gate-to-source voltage of Q1 is modulated to regulate the load current and power dissipation in Q1. When either limiting function is active, an 85 µA fault timer current source charges the external capacitor  $(C_T)$  at the TIMER pin as shown in  $\boxtimes$  [8-5](#page-16-0) (Fault Timeout Period). If the fault condition subsides before the TIMER pin reaches 4.0V, the LM5067 returns to the normal operating mode and  $C_T$  is discharged by the 2.5 µA current sink. If the TIMER pin reaches 4.0V during the Fault Timeout Period, Q1 is switched off by a 2.2 mA pull-down current at the GATE pin. The subsequent restart procedure depends on which version of the LM5067 is in use.

The LM5067-1 latches the GATE pin low at the end of the Fault Timeout Period, and  $C_T$  is discharged by the 2.5 µA fault current sink. The GATE pin is held low until a power up sequence is externally initiated by cycling the input voltage ( $V<sub>SYS</sub>$ ), or momentarily pulling the UVLO/EN pin within 2.5V of VEE with an open-collector or opendrain device as shown in  $\boxtimes$  8-4. The voltage across C<sub>T</sub> must be <0.3V for the restart procedure to be effective.



Copyright © 2016, Texas Instruments Incorporated

図 **8-4. Latched Fault Restart Control**

The LM5067-2 provides an automatic restart sequence which consists of the TIMER pin cycling between 4 V and 1.25 V seven times after the Fault Timeout Period, as shown in  $\boxtimes$  [8-5](#page-16-0). The period of each cycle is determined by the 85 µA charging current, and the 2.5 µA discharge current, and the value of the capacitor  $C_T$ . When the TIMER pin reaches 0.3 V during the eighth high-to-low ramp, the 52 µA current source at the GATE pin turns on Q1. If the fault condition is still present, the Fault Timeout Period and the restart cycle repeat.

<span id="page-16-0"></span>

All voltages are with respect to VEE

#### 図 **8-5. Restart Sequence (LM5067-2)**

### **8.3.7 Undervoltage Lock-Out (UVLO)**

The series pass MOSFET (Q1) is enabled when the input supply voltage ( $V_{SYS}$ ) is within the operating range defined by the programmable undervoltage lockout (UVLO) and overvoltage lock-out (OVLO) levels. Typically the UVLO level at V<sub>SYS</sub> is set with a resistor divider (R1-R3) as shown in  $\boxtimes$  [9-1.](#page-18-0) When V<sub>SYS</sub> is less than the UVLO level, the internal 22 µA current sink at UVLO/EN is enabled, the current source at OVLO is off, and Q1 is held off by the 2.2 mA pull-down current at the GATE pin. V<sub>SYS</sub> reaches its UVLO level when the voltage at the UVLO/EN pin reaches 2.5V above VEE. Upon reaching the UVLO level, the 22 µA current sink at the UVLO/EN pin is switched off, increasing the voltage at the pin, providing hysteresis for this threshold. With the UVLO/EN pin above 2.5V, Q1 is switched on by the 52 µA current source at the GATE pin.

See *[Application Information](#page-18-0)* for a procedure to calculate the values of the threshold setting resistors (R1-R3). The minimum possible UVLO level can be set by connecting the UVLO/EN pin to VCC. In this case Q1 is enabled when the operating voltage (VCC – VEE) reaches the POR<sub>EN</sub> threshold (8.4V).

## **8.3.8 Overvoltage Lock-Out (OVLO)**

The series pass MOSFET (Q1) is enabled when the input supply voltage ( $V_{SYS}$ ) is within the operating range defined by the programmable undervoltage lockout (UVLO) and overvoltage lock-out (OVLO) levels. Typically the OVLO level at V<sub>SYS</sub> is set with a resistor divider (R1-R3) as shown in  $\boxtimes$  [9-1.](#page-18-0) If V<sub>SYS</sub> raises the OVLO pin voltage more than 2.5 V above VEE Q1 is switched off by the 2.2 mA pull-down current at the GATE pin, denying power to the load. When the OVLO pin is above 2.5 V, the internal 22 µA current source at OVLO is switched on, raising the voltage at OVLO and providing threshold hysteresis. When the voltage at the OVLO pin is reduced below 2.5 V the 22 µA current source is switched off, and Q1 is enabled. See  $\boxtimes$  [9-1](#page-18-0) for a procedure to calculate the threshold setting resistor values.

#### **8.3.9 Power Good Pin**

The Power Good output indicator pin (PGD) is connected to the drain of an internal N-channel MOSFET. An external pull-up resistor is required at PGD to an appropriate voltage to indicate the status to downstream circuitry. The off-state voltage at the PGD pin must be more positive than VEE, and can be up to 80V above VEE with transient capability to 100 V. PGD is switched high at the end of the turn-on sequence when the voltage from OUT to SENSE (the external MOSFET's  $V_{DS}$ ) decreases below 1.23 V. PGD switches low if the MOSFET's  $V_{DS}$  increases past 2.5 V, if the system input voltage goes below the UVLO threshold or above the OVLO threshold, or if a fault is detected. The PGD output is high when the operating voltage (VCC-VEE) is less than 2 V.



## <span id="page-17-0"></span>**8.4 Device Functional Modes**

### **8.4.1 Shutdown / Enable Control**

 $\boxtimes$  8-6 shows how to use the UVLO/EN pin for remote shutdown and enable control. Taking the UVLO/EN pin below its 2.5V threshold (with respect to VEE) shuts off the load current. Upon releasing the UVLO/EN pin the LM5067 switches on the load current with in-rush current and power limiting. In  $\boxtimes$  8-7 the OVLO pin is used for remote shutdown and enable control. When the external transistor is off, the OVLO pin is above its 2.5 V threshold (with respect to VEE) and the load current is shut off. Turning on the external transistor allows the LM5067 to switch on the load current with in-rush current and power limiting.



Copyright © 2016, Texas Instruments Incorporated







<span id="page-18-0"></span>

## **9 Application and Implementation**

**Note**

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## **9.1 Application Information**

The LM5067 is a hotswap controller which is used to manage inrush current and protect in case of faults.

When designing a hotswap, three key scenarios should be considered:

- Start-up
- Output of a hotswap is shorted to ground when the hotswap is on. This is often referred to as a hot-short.
- Powering-up a board when the output and ground are shorted. This is usually called a start-into-short.

All of these scenarios place a lot of stress on the hotswap MOSFET and need special care when designing the hotswap circuit to keep the MOSFET within its SOA. A detailed design example is provided in the following sections and similar procedure can be followed for a custom design with different system target specifications. Alternatively, a spreadsheet design tool [LM5067 Design Calculator](https://www.ti.com/lit/zip/snvu088) is available for simplified calculations..

## **9.2 Typical Application**



Copyright © 2016, Texas Instruments Incorporated



#### **9.2.1 Design Requirements**

The recommended design-in procedure for the LM5067 is as follows:

- Determine the minimum and maximum system voltages (VEE). Select the input resistor  $(R_{\text{IN}})$  to provide at least 2 mA into the VCC pin at the minimum system voltage. The resistor's power rating must be suitable for its power dissipation at maximum system voltage ((V<sub>SYS</sub> – 13V)<sup>2</sup>/R<sub>IN</sub>).
- Determine the current limit threshold ( $I_{LIM}$ ). This threshold must be higher than the normal maximum load current, allowing for tolerances in the current sense resistor value and the LM5067 Current Limit threshold voltage. Use equation 1 to determine the value for  $R<sub>S</sub>$ .
- Determine the maximum allowable power dissipation for the series pass FET (Q1), using the device's SOA information. Use equation 2 to determine the value for  $R_{PWR}$ .
- Determine the value for the timing capacitor at the TIMER pin (CT) using [Equation 3.](#page-21-0) **The fault timeout period (t<sub>FAULT</sub>) must be longer than the circuit's turn-on-time**. The turn-on time can be estimated using the equations in the Turn-on Time section of this data sheet, but should be verified experimentally. Allow for tolerances in the values of the external capacitors, sense resistor, and the LM5067 Electrical Characteristics
- UVLO and OVLO thresholds and hysteresis. Use the procedure in the appropriate option to determine the resistor values at the UVLO and OVLO pins.
- Choose the appropriate voltage, and pull-up resistor, for the Power Good output.

## **9.2.2 Detailed Design Procedure**

## *9.2.2.1 RIN, CIN*

The LM5067 operating voltage is determined by an internal 13 V shunt regulator which receives its current from the system voltage via  $R_{\text{IN}}$ . When the system voltage exceeds 13V, the LM5067 operating voltage (VCC – VEE) is between VEE and VEE + 13 V. The remainder of the system voltage is dropped across the input resistor  $R_{\text{IN}}$ , which must be selected to pass at least 2 mA into the LM5067 at the minimum system voltage. The resistor's power rating must be selected based on the power dissipation at maximum system voltage, calculated from:

$$
P_{\text{RIN}} = (V_{\text{SYS(max)}} - 13 \text{ V})^2 / R_{\text{IN}} \tag{1}
$$

## *9.2.2.2 Current Limit, R<sup>S</sup>*

The LM5067 monitors the current in the external MOSFET (Q1) by measuring the voltage across the sense resistor  $(R<sub>S</sub>)$ , connected from SENSE to VEE. The required resistor value is calculated from:

$$
R_S = \frac{50 \text{ mV}}{I_{LIM}} \tag{2}
$$

where

 $\cdot$  I<sub>LIM</sub> is the desired current limit threshold

When the voltage across  $R_S$  reaches 50 mV, the current limit circuit modulates the gate of Q1 to regulate the current at ILIM. While the current limiting circuit is active, the fault timer is active as described in the *[Fault Timer](#page-15-0)*  [and Restart](#page-15-0) section. For proper operation, R<sub>S</sub> must be no larger than 100 mΩ.

While the maximum load current in normal operation can be used to determine the required power rating for resistor  $R_{S_i}$  basing it on the current limit value provides a more reliable design since the circuit can operate near the current limit threshold continuously. The resistor's surge capability must also be considered since the circuit breaker threshold is approximately twice the current limit threshold. Connections from  $R_S$  to the LM5067 should be made using Kelvin techniques. In the suggested layout of  $\boxtimes$  [9-2](#page-20-0) the small pads at the upper corners of the sense resistor connect only to the sense resistor terminals, and not to the traces carrying the high current. With this technique, only the voltage across the sense resistor is applied to VEE and SENSE, eliminating the voltage drop across the high current solder connections.

<span id="page-20-0"></span>



図 **9-2. Sense Resistor Connections**



#### <span id="page-21-0"></span>*9.2.2.3 Power Limit Threshold*

The LM5067 determines the power dissipation in the external MOSFET (Q1) by monitoring the drain current (the current in R<sub>S</sub>), and the V<sub>DS</sub> of Q1 (OUT to SENSE pins). The resistor at the PWR pin (R<sub>PWR</sub>) sets the maximum power dissipation for Q1, and is calculated from the following equation:

 $R_{\text{PWR}} = 1.42 \times 10^5 \times R_{\text{S}} \times P_{\text{FET(LIM)}}$  (3)

where

- $P_{FET(LIM)}$  is the desired power limit threshold for Q1
- $R<sub>S</sub>$  is the current sense resistor described in the Current Limit section

For example, if R<sub>S</sub> is 10 mΩ, and the desired power limit threshold is 60W, R<sub>PWR</sub> calculates to 85.2 kΩ. If the Q1 power dissipation reaches the power limit threshold, the Q1 gate is modulated to control the load current, keeping Q1 power from exceeding the threshold. For proper operation of the power limiting feature,  $R_{PWR}$  must be ≤150 kΩ. While the power limiting circuit is active, the fault timer is active as described in the *[Fault Timer and](#page-15-0) [Restart](#page-15-0)* section. Typically, power limit is reached during startup, or when the V<sub>DS</sub> of Q1 increases due to a severe overload or short circuit.

The programmed maximum power dissipation should have a reasonable margin relative to the maximum power defined by the SOA chart if the LM5067-2 is used since the FET will be repeatedly stressed during fault restart cycles. The FET manufacturer should be consulted for guidelines. The PWR pin can be left open if the application does not require use of the power limit function.

#### *9.2.2.4 Turn-On Time*

The output turn-on time depends on whether the LM5067 operates in current limit only, or in both power limit and current limit, during turn-on.

#### **9.2.2.4.1 Turn-on With Current Limit Only**

If the current limit threshold is less than the current defined by the power limit threshold at maximum  $V_{DS}$  the circuit operates only at the current limit threshold during turn-on. Referring to  $\boxtimes$  [9-5a](#page-23-0), as the drain current reaches  $I_{LIM}$ , the gate-to-source voltage is controlled at  $V_{GSL}$  to maintain the current at  $I_{LIM}$ . As the output voltage reaches its final value (V<sub>DS</sub>  $\approx$  0 V) the drain current reduces to the value defined by the load, and the gate is charged to approximately 13 V (V<sub>GATE</sub>). The time for the OUT pin voltage to transition from zero volts to V<sub>SYS</sub> is equal to:

$$
t_{ON} = \frac{V_{SYS} \times C_L}{I_{LIM}}
$$
 (4)

where

•  $C_1$  is the load capacitance

For example, if  $V_{\text{SYS}} = -48$  V, C<sub>L</sub> = 1000 µF, and I<sub>LIM</sub> = 1 A, t<sub>ON</sub> calculates to 48 ms. The maximum instantaneous power dissipated in the MOSFET is 48W. This calculation assumes the time from t1 to t2 in  $\boxtimes$  $9$ -5a is small compared to t<sub>ON</sub>, and the load does not draw any current until after the output voltage has reached its final value, and PGD switches high  $(\boxtimes 9-3)$  $(\boxtimes 9-3)$  $(\boxtimes 9-3)$ .

<span id="page-22-0"></span>

(5)



Copyright © 2016, Texas Instruments Incorporated

#### 図 **9-3. No Load Current During Turn-on**

If the load draws current during the turn-on sequence ( $\boxtimes$  9-4), the turn-on time is longer than the above calculation, and is approximately equal to:

$$
t_{ON} = - (R_L \times C_L) \times \left[ \frac{(\mathbf{l}_{LIM} \times R_L) - V_{SYS}}{(\mathbf{l}_{LIM} \times R_L)} \right]
$$

where

 $R_L$  is the load resistance and  $V_{SYS}$  is the absolute value of the system input voltage

**Note**

The Fault Timeout Period must be set longer than  $t_{ON}$  to prevent a fault shutdown before the turn-on sequence is complete.



Copyright © 2016, Texas Instruments Incorporated



#### **9.2.2.4.2 Turn-on With Power Limit and Current Limit**

The power dissipation limit in Q1 ( $P_{FET(LIM)}$ ) is defined by the resistor at the PWR pin, and the current sense resistor R<sub>S</sub>. See *[Power Limit Threshold](#page-21-0)*. If the current limit threshold (I<sub>LIM</sub>) is higher than the current defined by the power limit threshold at maximum  $V_{DS}$  ( $P_{FET(LIM)}V_{SYS}$ ) the circuit operates initially in power limit mode when the V<sub>DS</sub> of Q1 is high, and then transitions to current limit mode as the current increases to I<sub>LIM</sub> as V<sub>DS</sub> decreases. See  $\boxtimes$  [9-5](#page-23-0)b. Assuming the load (R<sub>L</sub>) is not connected during turn-on, the time for the output voltage to reach its final value is approximately equal to:

$$
t_{ON} = \frac{C_L \times V_{SYS}^2}{2 \times P_{FET(LIM)}} + \frac{C_L \times P_{FET(LIM)}}{2 \times I_{LIM}2}
$$

For example, if  $V_{SYS} = -48$  V, C<sub>L</sub> = 1000 µF, I<sub>LIM</sub> = 1 A, and P<sub>FET(LIM)</sub> = 20 W, t<sub>ON</sub> calculates to  $\approx$  68 ms, and the initial current level  $(I_P)$  is approximately 0.42A.

(6)



#### **Note**

<span id="page-23-0"></span>The Fault Timeout Period must be set longer than  $t_{ON}$ 



図 **9-5. MOSFET Power Up Waveforms**

### *9.2.2.5 MOSFET Selection*

It is recommended that the external MOSFET (Q1) selection be based on the following criteria:

- The BV<sub>DSS</sub> rating should be greater than the maximum system voltage (V<sub>SYS</sub>), plus ringing and transients which can occur at  $V_{SYS}$  when the circuit card, or adjacent cards, are inserted or removed.
- The maximum continuous current rating should be based on the current limit threshold (50 mV/R<sub>S</sub>), not the maximum load current, since the circuit can operate near the current limit threshold continuously.
- The Pulsed Drain Current spec ( $I_{DM}$ ) must be greater than the current threshold for the circuit breaker function (100 mV/ $R<sub>S</sub>$ ).
- The SOA (Safe Operating Area) chart of the device, and the thermal properties, should be used to determine the maximum power dissipation threshold set by the  $R_{PWR}$  resistor. The programmed maximum power dissipation should have a reasonable margin from the maximum power defined by the FET's SOA chart if the LM5067-2 is used since the FET will be repeatedly stressed during fault restart cycles. The FET manufacturer should be consulted for guidelines.
- $\rm~R_{DS(on)}$  should be sufficiently low that the power dissipation at maximum load current (I $_{\rm L(max)}$   $^2$  x  $\rm R_{DS(on)}$ ) does not raise its junction temperature above the manufacturer's recommendation.

If the device chosen for Q1 has a maximum  $V_{GS}$  rating less than 13V, an external zener diode must be added from its gate to source, with the zener voltage less than the maximum  $V_{GS}$  rating. The zener diode's forward current rating must be at least 110 mA to conduct the GATE pull-down current during startup and in the circuit breaker mode.

#### *9.2.2.6 Timer Capacitor, C<sup>T</sup>*

The TIMER pin capacitor  $(C_T)$  sets the timing for the insertion time delay, fault timeout period, and restart timing of the LM5067-2.

#### **9.2.2.6.1 Insertion Delay**

- Upon applying the system voltage ( $V_{SYS}$ ) to the circuit, the external MOSFET (Q1) is held off during the insertion time (t1 in  $\boxtimes$  [8-2](#page-13-0)) to allow ringing and transients at V<sub>SYS</sub> to settle. Since each backplane's response to a circuit card plug-in is unique, the worst case settling time must be determined for each application. The insertion time starts when the operating voltage (VCC-VEE) reaches the POR $_{\text{IT}}$  threshold, at which time the internal 6  $\mu$ A current source charges C<sub>T</sub> from 0 V to 4 V. The required capacitor value is calculated from:



$$
C_T = \frac{11 \times 6 \mu A}{4 V} = 11 \times 1.5 \times 10^{-6}
$$

where

• t1 is the desired insertion delay

For example, if the desired insertion delay is 250 ms,  $C_T$  calculates to 0.38 µF. At the end of the insertion delay,  $C_T$  is quickly discharged by a 1.5 mA current sink.

#### **9.2.2.6.2 Fault Timeout Period**

- During turn-on of the output voltage, or upon detection of a fault condition where the current limit and/or power limit circuits regulate the current through Q1,  $C_T$  is charged by the fault timer current source (85 µA). The Fault Timeout Period is the time required for the TIMER pin voltage to reach 4.0V above VEE, at which time Q1 is switched off. The required capacitor value for the desired Fault Timeout Period  $t_{FAULT}$  is calculated from:

$$
C_{T} = \frac{t_{F A ULT} \times 85 \mu A}{4 \text{ V}} = t_{F A ULT} \times 2.13 \times 10^{-5}
$$
\n(8)

For example, if the desired Fault Timeout Period is 16 ms,  $C_T$  calculates to 0.34 µF. After a fault timeout, if the LM5067-1 is in use,  $C_T$  must be allowed to discharge to < 0.3 V by the 2.5 µA current sink, after which a power up sequence can be initiated by external circuitry. See [Fault Timer and Restart](#page-15-0) and [Latched Fault Restart](#page-15-0) [Control.](#page-15-0) If the LM5067-2 is in use, after the Fault Timeout Period expires a restart sequence begins as described below (Restart Timing).

Since the LM5067 normally operates in power limit and/or current limit during a power up sequence, the Fault Timeout Period **MUST** be longer than the time required for the output voltage to reach its final value. See [Turn-](#page-21-0)[On Time.](#page-21-0)

#### **9.2.2.6.3 Restart Timing**

If the LM5067-2 is in use, after the Fault Timeout Period described above,  $C<sub>T</sub>$  is discharged by the 2.5 µA current sink to 1.25 V. The TIMER pin then cycles through seven additional charge/discharge cycles between 1.25 V and 4 V as shown in  $\boxtimes$  [8-5.](#page-16-0) The restart time ends when the TIMER pin voltage reaches 0.3 V during the final high-to-low ramp. The restart time, after the Fault Timeout Period, is equal to:

$$
t_{\text{RESTART}} = C_{\text{T}} \times \left[ \frac{7 \times 2.75 \text{ V}}{2.5 \text{ }\mu\text{A}} + \frac{7 \times 2.75 \text{ V}}{85 \text{ }\mu\text{A}} + \frac{3.7 \text{ V}}{2.5 \text{ }\mu\text{A}} \right] = C_{\text{T}} \times 9.4 \times 10^6 \tag{9}
$$

For example, if  $C_T = 0.33 \mu F$ ,  $t_{RESTAR} = 3.1$  seconds. At the end of the restart time, Q1 is switched on. If the fault is still present, the fault timeout and restart sequence repeats. The on-time duty cycle of Q1 is approximately 0.5% in this mode.

#### *9.2.2.7 UVLO, OVLO*

By programming the UVLO and OVLO thresholds the LM5067 enables the series pass device (Q1) when the input supply voltage (V<sub>SYS</sub>) is within the desired operational range. If V<sub>SYS</sub> is below the UVLO threshold, or above the OVLO threshold, Q1 is switched off, denying power to the load. Hysteresis is provided for each threshold.

#### **Note**

All voltages are with respect to Vee in the discussions below. Use absolute values in the equations.



#### **9.2.2.7.1 Option A:**



The configuration shown in  $\boxtimes$  9-6 requires three resistors (R1-R3) to set the thresholds.

図 **9-6. UVLO and OVLO Thresholds Set By R1-R3**

The procedure to calculate the resistor values is as follows:

- Determine the upper UVLO threshold (V<sub>UVH</sub>) to enable Q1, and the lower UVLO threshold (V<sub>UVL</sub>) to disable Q1.
- Determine the upper OVLO threshold ( $V_{\text{OVH}}$ ) to disable Q1.
- The lower OVLO threshold ( $V_{OVL}$ ), to enable Q1, cannot be chosen in advance in this case, but is determined after the values for R1-R3 are determined. If  $V_{OVL}$  must be accurately defined in addition to the other three thresholds, see Option B below.

The resistors are calculated as follows:

$$
R1 = \frac{V_{UVH} - V_{UVL}}{22 \mu A} = \frac{V_{UV(HYS)}}{22 \mu A}
$$
  

$$
R3 = \frac{2.5 \text{ V} \times R1 \times V_{UVL}}{V_{OVH} \times (V_{UVL} - 2.5 \text{ V})}
$$

$$
R2 = \frac{2.5 V \times R1}{V_{UVL} - 2.5 V)} - R3
$$
 (10)

The lower OVLO threshold is calculated from:

$$
V_{OVL} = + \left[ (R1 + R2 \times \left( \frac{2.5 \text{ V}}{R2} - 22 \mu A \right) \right] + 2.5 \text{ V} \tag{11}
$$

As an example, assume the application requires the following thresholds:  $V_{UVH}$  = -36V,  $V_{UVL}$  = -32V,  $V_{OVH}$  = -60V.

$$
R1 = \frac{36 \text{ V} \cdot 32 \text{ V}}{22 \text{ }\mu\text{A}} = \frac{4 \text{ V}}{22 \text{ }\mu\text{A}} = 182 \text{ k}\Omega
$$
  

$$
R3 = \frac{2.5 \text{ V} \times 182 \text{ k}\Omega \times 32 \text{ V}}{60 \text{ V} \times (32 \text{ V} \cdot 2.5 \text{ V})} = 8.23 \text{ k}\Omega
$$
  

$$
R2 = \frac{2.5 \text{ V} \times 182 \text{ k}\Omega}{(32 \text{ V} \cdot 2.5 \text{ V})} = -8.23 \text{ k}\Omega = 7.19 \text{ k}\Omega
$$
 (12)

The lower OVLO threshold calculates to -55.8V, and the OVLO hysteresis is 4.2V. Note that the OVLO hysteresis is always slightly greater than the UVLO hysteresis in this configuration.

When the R1-R3 resistor values are known, the threshold voltages and hysteresis are calculated from the following:

$$
V_{UVH} = 2.5 V + \left[ R1 x \left( 22 \mu A + \frac{2.5 V}{R2 + R3} \right) \right]
$$
  

$$
V_{UVL} = \frac{2.5 V x (R1 + R2 + R3)}{R2 + R3}
$$

V<sub>UV(HYS)</sub> = R1 x 22 μA

$$
V_{OVH} = \frac{2.5 \text{ V} \times (\text{R1} + \text{R2} + \text{R3})}{\text{R3}}
$$
  

$$
V_{OVL} = \left[ (\text{R1} + \text{R2}) \times \left( \frac{2.5 \text{ V}}{\text{R3}} - 22 \text{ }\mu\text{A} \right) \right] + 2.5 \text{ V}
$$

$$
V_{OV(HYS)} = (R14 + R2) \times 22 \mu A
$$

(13)

## **Note**

Ensure the voltages at the UVLO and OVLO pins do not exceed the Absolute Maximum ratings for those pins when the system voltage is at maximum.

#### **9.2.2.7.2 Option B:**

If all four thresholds must be accurately defined, the configuration in  $\boxtimes$  [9-7](#page-27-0) can be used.



<span id="page-27-0"></span>

### 図 **9-7. Programming the Four Thresholds**

The four resistor values are calculated as follows:

• Determine the upper UVLO threshold (V<sub>UVH</sub>) to enable Q1, and the lower UVLO threshold (V<sub>UVL</sub>) to disable Q1.

$$
R1 = \frac{V_{UVH} - V_{UVL}}{22 \mu A} = \frac{V_{UV(HYS)}}{22 \mu A}
$$
  

$$
R2 = \frac{2.5 \text{ V} \times R1}{(V_{UVL} - 2.5 \text{ V})}
$$
 (14)

• Determine the upper OVLO threshold (V<sub>OVH</sub>) to disable Q1, and the lower OVLO threshold (V<sub>OVL</sub>) to enable Q1.

$$
R3 = \frac{V_{OVH} - V_{OVL}}{22 \mu A} = \frac{V_{OV(HYS)}}{22 \mu A}
$$
  

$$
R4 = \frac{2.5 \text{ V} \times R3}{(V_{OVL} - 2.5 \text{ V})}
$$
 (15)

As an example, assume the application requires the following thresholds: V<sub>UVH</sub> = –22 V, V<sub>UVL</sub> = –17 V, V<sub>OVH</sub> = – 60 V, and V<sub>OVL</sub> = –58 V. Therefore V<sub>UV(HYS)</sub> = 5 V, and V<sub>OV(HYS)</sub> = 2 V. The resistor values are:

 $R1 = 227$  kΩ,  $R2 = 39.1$  kΩ

 $R3 = 90.9$  kΩ,  $R4 = 3.95$  kΩ

Where the R1-R4 resistor values are known, the threshold voltages and hysteresis are calculated from the following:

(16)



Ensure the voltages at the UVLO and OVLO pins do not exceed the Absolute Maximum ratings for those pins when the system voltage is at maximum.



#### <span id="page-29-0"></span>**9.2.2.7.3 Option C:**

The minimum UVLO level is obtained by connecting the UVLO pin to VCC as shown in  $\boxtimes$  9-8. Q1 is switched on when the operating voltage reaches the POR<sub>EN</sub> threshold ( $\approx$ 8.4V). The OVLO thresholds are set by R3 and R4 using the procedure in Option B.

#### **Note**

Ensure the voltage at the OVLO pin does not exceed the Absolute Maximum ratings for that pin when the system voltage is at maximum.



図 **9-8. UVLO = POREN**

#### **9.2.2.7.4 Option D:**

The OVLO function can be disabled by connecting the OVLO pin to VEE. The UVLO thresholds are set as described in Option B or Option C.

#### *9.2.2.8 Thermal Considerations*

The LM5067 should be operated so that its junction temperature does not exceed 125°C. The junction temperature is equal to:

$$
T_J = T_A + (R_{\theta JA} \times P_D) \tag{17}
$$

where

- $T_A$  is the ambient temperature
- $R<sub>θ,IA</sub>$  is the thermal resistance of the LM5067

 $P_D$  is the power dissipated within the LM5067, calculated from:

 $P_D = 13V \times I_{CC}$  (18)

where

 $\cdot$  I<sub>CC</sub> is the current into the VCC pin (the current through the R<sub>IN</sub> resistor).

Values for RθJA and RθJC are in *[Thermal Information](#page-4-0)*.

#### *9.2.2.9 System Considerations*

Continued proper operation of the LM5067 hot swap circuit requires capacitance be present on the supply side of the connector into which the hot swap circuit is plugged in, as depicted in  $\boxtimes$  [8-1](#page-11-0). The capacitor in the "Live

<span id="page-30-0"></span>

Backplane" section is necessary to absorb the transient generated whenever the hot swap circuit shuts off the load current. If the capacitance is not present, inductance in the supply lines will generate a voltage transient at shut-off which can exceed the absolute maximum rating of the LM5067, resulting in its destruction.

If the load powered via the LM5067 hot swap circuit has inductive characteristics, a diode is required across the LM5067's output to provide a recirculating path for the load's current. Adding the diode prevents possible damage to the LM5067 as the OUT pin will be taken above ground by the inductive load at shutoff. See  $\boxtimes$  9-9



Copyright © 2016, Texas Instruments Incorporated



#### **9.2.2.9.1 System Considerations During Surge Events**

The control MOSFET, Q1, has a body-diode, illustrated in  $\boxtimes$  9-10, where current can freely flow in the reverse direction. The most common cause of a reverse current is a discharge event at the input of the hot-swap circuit when the output capacitance discharges to the input. Normally, reverse current flow presents no issue for hotswap devices during events such as shutdown and minor input power perturbations. However, extreme situations such as high energy lighting surge line disturbances can expose the hot-swap circuit to pulses of ultra fast - high amplitude reverse currents. It is common to observe current amplitudes on the order of 1000 A in these situations.  $\boxtimes$  9-10 illustrates what an extreme input discharge event may look like and how it affects the circuit.



As the input dips, the output capacitor discharges causing a reverse transient current flow.

#### 図 **9-10. Differential Voltage Across Sense Resistor**



 $\boxtimes$  [9-10](#page-30-0) shows how the induced reverse current spike causes a differential voltage across the sense resistor, VRS, and the Q1 body-diode, VBD. The transient reverse current, IREVERSE, is approximately equal to IREVERSE = COUT x dVIN/dt because the output capacitor is discharged through the input. Faster discharge rates (dVIN/dt) will induce larger IREVERSE currents. If IREVERSE is extremely high, it can cause a large negative voltage at the SENSE and OUT pins with respect to the VEE pin of the LM5067. If the negative absolute maximum voltage rating is greatly exceeded, harmful currents can flow into the affected pins. Series pin resistors can be implemented to limit the pin current caused by the negative voltage excursion. Schottky diodes may also be implemented to completely clamp the voltage at these pins,  $\boxtimes$  9-11 illustrates this.



Series resistors are used to limit harmful negative pin currents and schottky diodes are used to clamp the voltage at each pin.

#### 図 **9-11. Schottky Diodes Used to Clamp Pin Voltage**

A typical value of Rpin can be 22 Ω to effectively limit the pin current during extreme negative voltage spikes. If schottky diodes are used, they only need to be applied to SENSE\_K, SENSE, and OUT. Each schottky diode return pin should be coupled closely with the VEE plane to provide the most effective clamping. The schottky diode at OUT should be able to withstand at least 100 V. VEE\_K needs a series resistor even though it's not subjected to negative voltage spikes in order to balance the differential current sense voltage signal. Protecting the SENSE\_K, SENSE, and OUT pins from negative voltage spikes will facilitate a robust hot-swap circuit and smooth operation during extreme reverse current surge events.

#### *9.2.2.10 Power Good Pin*

During initial power up, the Power Good pin (PGD) is high until the operating voltage (VCC – VEE) increases above ≊2V. PGD then switches low, remaining low as the system voltage and the operating voltage increase. After Q1 is switched on, when the voltage at the OUT pin is within 1.23 V of the SENSE pin (Q1  $V_{DS}$  <1.23 V), PGD switches high indicating the output voltage is at, or nearly at, its final value. Any of the following situations will cause PGD to switch low within ≊10 µs:

- The  $V_{DS}$  of Q1 increases above 2.5 V.
- The system input voltage decreases below the UVLO level.
- The system input voltage increase above the OVLO level.
- The TIMER pin increases to 4V due to a fault condition.

A pull-up resistor is required at PGD as shown in  $\boxtimes$  [9-12](#page-32-0). The pull-up voltage (V<sub>PGD</sub>) can be as high as 80 V above VEE, with transient capability to 100 V, and can be higher or lower than the system ground.

<span id="page-32-0"></span>



図 **9-12. Power Good Output**



If a delay is required at PGD, suggested circuits are shown in the following figure. In  $\boxtimes$  9-13, capacitor C<sub>PG</sub> adds delay to the rising edge, but not to the falling edge. In  $\boxtimes$  9-14, the rising edge is delayed by R<sub>PG1</sub> + R<sub>PG2</sub> and C<sub>PG</sub>, while the falling edge is delayed a lesser amount by R<sub>PG2</sub> and C<sub>PG</sub>. Adding a diode across R<sub>PG2</sub>.  $\boxtimes$  9-15 allows for equal delays at the two edges, or a short delay at the rising edge and a long delay at the falling edge.



## **9.2.3 Application Curves**











<span id="page-36-0"></span>

## **10 Power Supply Recommendations**

## **10.1 Operating Voltage**

The LM5067 operating voltage is the voltage from VCC to VEE. The maximum operating voltage is set by an internal 13V zener diode. With the IC connected as shown in  $\boxtimes$  [9-1,](#page-18-0) the LM5067 controller operates in the voltage range between VEE and VEE+13V. The remainder of the system voltage is dropped across the input resistor  $R_{IN}$ , which must be selected to pass at least 2 mA into the LM5067 at the minimum system voltage.

## **11 Layout**

## **11.1 Layout Guidelines**

The following guidelines should be followed when designing the PC board for the LM5067:

- Place the LM5067 close to the board's input connector to minimize trace inductance from the connector to the FET.
- Place  $R_{IN}$  and  $C_{IN}$  close to the VCC and VEE pins to keep transients below the Absolute Maximum rating of the LM5067. Transients of several volts can easily occur when the load current is shut off.
- The sense resistor  $(R<sub>S</sub>)$  should be close to the LM5067, and connected to it using the Kelvin techniques shown in  $\overline{\mathbb{X}}$  [9-2](#page-20-0).
- The high current path from the board's input to the load, and the return path (via Q1), should be parallel and close to each other wherever possible to minimize loop inductance.
- The VEE connection for the various components around the LM5067 should be connected directly to each other, and to the LM5067's VEE pin, and then connected to the system VEE at one point. Do not connect the various components to each other through the high current VEE track.
- Provide adequate heat sinking for the series pass device (Q1) to help reduce thermal stresses during turn-on and turn-off.
- The board's edge connector can be designed to shut off the LM5067 as the board is removed, before the supply voltage is disconnected from the LM5067. In  $\boxtimes$  [11-1](#page-37-0) the voltage at the UVLO/EN pin goes to VEE before  $V_{SYS}$  is removed from the LM5067 due to the shorter edge connector pin. When the board is inserted into the edge connector, the system voltage is applied to the LM5067's VEE and VCC pins before voltage is applied to the UVLO/EN pin.
- If power dissipation within the LM5067 is high, an exposed copper pad should be provided beneath the package, and that pad should be connected to exposed copper on the board's other side with as many vias as possible. See [Thermal Considerations](#page-29-0).



## <span id="page-37-0"></span>**11.2 Layout Example**



## 図 **11-1. Suggested Board Connector Design**

<span id="page-38-0"></span>

## **12 Device and Documentation Support**

## **12.1 Trademarks**

すべての商標は、それぞれの所有者に帰属します。

#### **12.2** 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### **12.3 Glossary**

[TI Glossary](http://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.



## <span id="page-39-0"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**STRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024







## **TEXAS INSTRUMENTS**

www.ti.com 25-Sep-2024

## **TUBE**



## **B - Alignment groove width**

\*All dimensions are nominal









# **PACKAGE OUTLINE**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# **EXAMPLE BOARD LAYOUT**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated