











**DRV8833C** 

SLVSCP9 - AUGUST 2014

# **DRV8833C Dual H-Bridge Motor Driver**

#### **Features**

- Dual H-Bridge Motor Driver With Current Control
  - 1 or 2 DC Motors or 1 Stepper Motor
  - Low On-Resistance: HS + LS = 1735 m $\Omega$ (Typical, 25°C)
- Output Current Capability (at  $V_M = 5 \text{ V}, 25^{\circ}\text{C}$ )
  - PWP (HTSSOP) Package
    - 0.7-A RMS, 1-A Peak per H-Bridge
    - 1.4-A RMS in Parallel Mode
  - RTE (QFN) Package
    - 0.6-A RMS, 1-A Peak per H-Bridge
    - 1.2-A RMS in Parallel Mode
- Wide Power Supply Voltage Range
  - 2.7 to 10.8 V
- Integrated Current Regulation
- Easy Pulse-Width-Modulation (PWM) Interface
- 1.6-µA Low-Current Sleep Mode (at 5 V)
- Small Package and Footprint
  - 16 HTSSOP (PowerPAD™) 5.00 x 6.40 mm
  - 16 QFN (PowerPAD) 3.00 x 3.00 mm
- **Protection Features** 
  - V<sub>M</sub> Undervoltage Lockout (UVLO)
  - Overcurrent Protection (OCP)
  - Thermal Shutdown (TSD)
  - Fault Indication Pin (nFAULT)

## 2 Applications

- Point-of-Sale Printers
- Video Security Cameras
- Office Automation Machines
- **Gaming Machines**
- Robotics
- **Battery-Powered Toys**

## 3 Description

The DRV8833C provides a dual-bridge motor driver solution for toys, printers, and other mechatronic applications.

The device has two H-bridges and can drive two DC brushed motors, a bipolar stepper motor, solenoids, or other inductive loads.

Each H-bridge output consists of a pair of N-channel and P-channel MOSFETs, with circuitry that regulates the winding current. With proper PCB design, each Hbridge of the DRV8833C can drive up to 700-mA RMS (or DC) continuously, at 25°C with a V<sub>M</sub> supply of 5 V. The device can support peak currents of up to 1 A per bridge. Current capability is reduced slightly at lower V<sub>M</sub> voltages.

Internal shutdown functions with a fault output pin are provided for overcurrent protection, short-circuit protection, UVLO, and overtemperature. A low-power sleep mode is also provided.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |
|-------------|-------------|-------------------|--|
| DRV8833C    | HTSSOP (16) | 5.00 mm × 6.40 mm |  |
|             | QFN (16)    | 3.00 mm × 3.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



SLVSCP9 – AUGUST 2014 www.ti.com



# **Table of Contents**

| 1 | Features 1                           | 7.3 Feature Description9                                 |
|---|--------------------------------------|----------------------------------------------------------|
| 2 | Applications 1                       | 7.4 Device Functional Modes13                            |
| 3 | Description 1                        | 8 Application and Implementation 14                      |
| 4 | Revision History2                    | 8.1 Application Information                              |
| 5 | Pin Configuration and Functions      | 8.2 Typical Application14                                |
| 6 | Specifications                       | 9 Power Supply Recommendations 17                        |
| U | 6.1 Absolute Maximum Ratings         | 9.1 Sizing Bulk Capacitance for Motor Drive Systems . 17 |
|   | 6.2 Handling Ratings                 | 10 Layout 18                                             |
|   | 6.3 Recommended Operating Conditions | 10.1 Layout Guidelines 18                                |
|   | 6.4 Thermal Information              | 10.2 Layout Example 18                                   |
|   | 6.5 Electrical Characteristics       | 11 Device and Documentation Support 19                   |
|   | 6.6 Typical Characteristics          | 11.1 Trademarks 19                                       |
| 7 | Detailed Description 8               | 11.2 Electrostatic Discharge Caution                     |
| • | 7.1 Overview 8                       | 11.3 Glossary19                                          |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable Information19    |

# 4 Revision History

| DATE        | REVISION | NOTES            |
|-------------|----------|------------------|
| August 2014 | *        | Initial release. |



## 5 Pin Configuration and Functions

#### HTSSOP (PWP) 16 Pins **Top View** nSLEEP 1 16 AIN1 AOUT1 2 15 AIN2 AISEN 3 14 VINT AOUT2 4 13 GND GND (PPAD) BOUT2 5 12 V<sub>M</sub> BISEN 6 BOUT1 7 11 NC 10 BIN2 nFAULT 8 9 BIN1



#### **Pin Functions**

|                | PIN FUNCTIONS |     |                          |                                                                                                    |                                                                                                         |  |  |  |
|----------------|---------------|-----|--------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|
|                | PIN           |     | TYPE                     | DESCRIPTION                                                                                        |                                                                                                         |  |  |  |
| NAME           | PWP           | RTE | ITPE                     |                                                                                                    |                                                                                                         |  |  |  |
| POWER A        | ND GRO        | UND |                          |                                                                                                    |                                                                                                         |  |  |  |
| GND            | 13            | 11  | PWR                      | Device ground                                                                                      | Both the GND pin and device PowerPAD must be connected to ground                                        |  |  |  |
| VINT           | 14            | 12  | _                        | Internal regulator (3.3 V)                                                                         | Internal supply voltage; bypass to GND with 2.2-µF, 6.3-V capacitor                                     |  |  |  |
| V <sub>M</sub> | 12            | 10  | PWR                      | Power supply                                                                                       | Connect to motor supply voltage; bypass to GND with a 10- $\mu$ F (minimum) capacitor rated for $V_{M}$ |  |  |  |
| CONTROL        | _             |     |                          |                                                                                                    |                                                                                                         |  |  |  |
| AIN1 16 14 .   |               |     | II bridge A DVA/A is not | Controls the state of AOUTA and AOUTO, internal multidaying                                        |                                                                                                         |  |  |  |
| AIN2           | 15            | 13  | 1 1                      | H-bridge A PWM input                                                                               | Controls the state of AOUT1 and AOUT2; internal pulldown                                                |  |  |  |
| BIN1           | 9             | 7   |                          | Li bridge D DWM input                                                                              | Controls the state of DOLITA and DOLITA internal muldows                                                |  |  |  |
| BIN2           | 10            | 8   | '                        | H-bridge B PWM input                                                                               | Controls the state of BOUT1 and BOUT2; internal pulldown                                                |  |  |  |
| nSLEEP         | 1             | 15  | ı                        | Sleep mode input  Logic high to enable device; logic low to enter low-power slee internal pulldown |                                                                                                         |  |  |  |
| STATUS         |               |     |                          | ·                                                                                                  |                                                                                                         |  |  |  |
| nFAULT         | 8             | 6   | OD                       | Fault indication pin                                                                               | Pulled logic low with fault condition; open-drain output requires an external pullup                    |  |  |  |
| OUTPUT         |               |     |                          |                                                                                                    |                                                                                                         |  |  |  |
| AISEN          | 3             | 1   | 0                        | Bridge A sense                                                                                     | Sense resistor to GND sets PWM current regulation level (see <i>PWM Motor Drivers</i> )                 |  |  |  |
| AOUT1          | 2             | 16  | 0                        | Dridge A systems                                                                                   | Pariting assessed in ACUTA ACUTO                                                                        |  |  |  |
| AOUT2          | 4             | 2   | 0                        | Bridge A output                                                                                    | Positive current is AOUT1 → AOUT2                                                                       |  |  |  |
| BISEN          | 6             | 4   | 0                        | Bridge B sense Sense resistor to GND sets PWM current regulation level (see PWM Motor Drivers)     |                                                                                                         |  |  |  |
| BOUT1          | 7             | 5   | 0                        | Dridge D. output                                                                                   | Positive current in POLITA POLITA                                                                       |  |  |  |
| BOUT2          | 5             | 3   |                          | Bridge B output                                                                                    | Positive current is BOUT1 → BOUT2                                                                       |  |  |  |

Product Folder Links: DRV8833C

### **External Components**

| Component           | Pin 1               | Pin 2  | Recommended                                                     |
|---------------------|---------------------|--------|-----------------------------------------------------------------|
| C <sub>VM</sub>     | $V_{M}$             | GND    | 10-μF <sup>(1)</sup> ceramic capacitor rated for V <sub>M</sub> |
| C <sub>VINT</sub>   | VINT                | GND    | 6.3-V, 2.2-μF ceramic capacitor                                 |
| R <sub>nFAULT</sub> | VINT <sup>(2)</sup> | nFAULT | >1 kΩ                                                           |
| R <sub>AISEN</sub>  | AISEN               | GND    | Sense resistor, see <i>Typical Application</i> for sizing       |
| R <sub>BISEN</sub>  | BISEN               | GND    | Sense resistor, see <i>Typical Application</i> for sizing       |

Proper bulk capacitance sizing depends on the motor power.

## **Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|         |                                                               | MIN    | MAX                | UNIT |
|---------|---------------------------------------------------------------|--------|--------------------|------|
|         | Power supply (V <sub>M</sub> )                                | -0.3   | 11.8               | V    |
|         | Internal regulator (VINT)                                     | -0.3   | 3.8                | V    |
|         | Control pins (AIN1, AIN2, BIN1, BIN2, nSLEEP, nFAULT)         | -0.3   | 7                  | V    |
| Voltage | Continuous phase node pins (AOUT1, AOUT2, BOUT1, BOUT2)       | -0.3   | $V_{M} + 0.5$      | V    |
|         | Pulsed 10 µs phase node pins (AOUT1, AOUT2, BOUT1, BOUT2)     | -1     | V <sub>M</sub> + 1 | V    |
|         | Continuous shunt amplifier input pins (AISEN, BISEN)          | -0.3   | 0.5                | V    |
|         | Pulsed 10 µs shunt amplifier input pins (AISEN, BISEN)        | -1     | 1                  | V    |
|         | Peak drive current (AOUT1, AOUT2, BOUT1, BOUT2, AISEN, BISEN) | Intern | ally limited       | Α    |
| $T_J$   | Operating junction temperature                                | -40    | 150                | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 Handling Ratings

|                    |                |                                                                               | MIN   | MAX  | UNIT |  |
|--------------------|----------------|-------------------------------------------------------------------------------|-------|------|------|--|
| T <sub>stg</sub>   | Storage temper | rature range                                                                  | -65   | 150  | °C   |  |
| V                  | Electrostatic  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | -2000 | 2000 | \/   |  |
| V <sub>(ESD)</sub> | discharge      | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -1000 | 1000 | V    |  |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                                 |                                         | MIN | MAX | UNIT |
|----------------|-------------------------------------------------|-----------------------------------------|-----|-----|------|
| $V_{M}$        | Power supply voltage range <sup>(1)</sup>       | wer supply voltage range <sup>(1)</sup> |     |     | V    |
| VI             | Logic level input voltage                       |                                         | 0   | 5.5 | V    |
|                | Motor RMS current <sup>(2)</sup>                | PWP package                             | 0   | 0.7 | Α    |
| IRMS           | Motor RMS current*                              | RTE package                             | 0   | 0.6 | Α    |
| $f_{PWM}$      | Applied PWM signal to AIN1, AIN2, BIN1, or BIN2 |                                         | 0   | 200 | kHz  |
| T <sub>A</sub> | Operating ambient temperature                   |                                         | -40 | 85  | °C   |

Note that when  $V_M$  is below 5 V,  $R_{\text{DS}(\text{ON})}$  increases and maximum output current is reduced. Power dissipation and thermal limits must be observed.

nFAULT may be pulled up to an external supply rated < 5.5 V.



## 6.4 Thermal Information

|                       |                                              | DRV     | DRV8833C |       |  |
|-----------------------|----------------------------------------------|---------|----------|-------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | HTSSOP  | QFN      | UNIT  |  |
|                       |                                              | 16 PINS | 16 PINS  |       |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 40.5    | 44.7     |       |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 32.9    | 48.5     |       |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 28.8    | 16.8     | °C/W  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.6     | 0.7      | *C/VV |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 11.5    | 16.7     |       |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.8     | 4.2      |       |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                | TEST CONDITIONS                                                          | MIN | TYP  | MAX  | UNIT |  |
|---------------------|------------------------------------------|--------------------------------------------------------------------------|-----|------|------|------|--|
| POWER S             | SUPPLIES (V <sub>M</sub> , VINT)         |                                                                          |     |      |      |      |  |
| V <sub>M</sub>      | V <sub>M</sub> operating voltage         |                                                                          | 2.7 |      | 10.8 | V    |  |
| VM                  | V <sub>M</sub> operating supply current  | V <sub>M</sub> = 5 V, xINx low, nSLEEP high                              |     | 1.7  | 3    | mA   |  |
| VMQ                 | V <sub>M</sub> sleep mode supply current | V <sub>M</sub> = 5 V, nSLEEP low                                         |     | 1.6  | 2.7  | μΑ   |  |
| SLEEP               | Sleep time                               | nSLEEP low to sleep mode                                                 |     | 10   |      | μs   |  |
| WAKE                | Wake-up time                             | nSLEEP high to output transition                                         |     | 155  |      | μs   |  |
| ON                  | Turn-on time                             | $V_M > V_{UVLO}$ to output transition                                    |     | 25   |      | μs   |  |
| √INT                | Internal regulator voltage               | V <sub>M</sub> = 5 V                                                     | 3   | 3.3  | 3.6  | V    |  |
| CONTRO              | L INPUTS (AIN1, AIN2, BIN1, BIN2,        | nSLEEP)                                                                  |     |      |      |      |  |
| .,                  | lanut lagia law yaltaga                  | xINx                                                                     | 0   |      | 0.7  | V    |  |
| V <sub>IL</sub>     | Input logic low voltage                  | nSLEEP                                                                   | 0   |      | 0.5  | V    |  |
|                     | lanut lania hinbunatana                  | xINx                                                                     | 2   |      | 5.5  | V    |  |
|                     |                                          | nSLEEP                                                                   | 2.5 |      | 5.5  | V    |  |
| V <sub>HYS</sub>    | Input logic hysteresis                   |                                                                          | 350 | 400  | 650  | mV   |  |
| IL                  | Input logic low current                  | V <sub>IN</sub> = 0 V                                                    | -1  |      | 1    | μΑ   |  |
| IH                  | Input logic high current                 | V <sub>IN</sub> = 5 V                                                    |     |      | 50   | μΑ   |  |
|                     |                                          | xINx                                                                     | 100 | 150  | 250  | 1.0  |  |
| $R_{PD}$            | Pulldown resistance                      | nSLEEP                                                                   | 380 | 500  | 750  | kΩ   |  |
| DEG                 | Input deglitch time                      |                                                                          |     | 575  |      | ns   |  |
| PROP                | Propagation delay INx to OUTx            | V <sub>M</sub> = 5 V                                                     |     | 1.2  |      | μs   |  |
| CONTRO              | L OUTPUTS (nFAULT)                       |                                                                          |     |      |      |      |  |
| √ <sub>OL</sub>     | Output logic low voltage                 | I <sub>O</sub> = 5 mA                                                    |     |      | 0.5  | V    |  |
| ОН                  | Output logic high leakage                | $R_{PULLUP} = 1 \text{ k}\Omega \text{ to 5 V}$                          | -1  |      | 1    | μA   |  |
| MOTOR I             | DRIVER OUTPUTS (AOUT1, AOUT2,            | BOUT1, BOUT2)                                                            | •   |      |      |      |  |
|                     |                                          | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 25°C                   |     | 1180 |      |      |  |
| _                   | High side EET on registeres              | $V_M = 5 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}\text{C}^{(1)}$   |     | 1400 | 1475 | 0    |  |
| R <sub>DS(ON)</sub> | High-side FET on-resistance              | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 25°C                 |     | 1550 |      | mΩ   |  |
|                     |                                          | $V_M = 2.7 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}\text{C}^{(1)}$ |     | 1875 | 1975 |      |  |
|                     |                                          | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 25°C                   |     | 555  |      |      |  |
|                     | Law elds FFT as westers                  | $V_M = 5 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}\text{C}^{(1)}$   |     | 675  | 705  |      |  |
| R <sub>DS(ON)</sub> | Low-side FET on-resistance               | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 25°C                 |     | 635  |      | mΩ   |  |
|                     |                                          | $V_M = 2.7 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}\text{C}^{(1)}$ |     | 775  | 815  |      |  |

<sup>(1)</sup> Not tested in production; based on design and characterization data

# TEXAS INSTRUMENTS

## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                              | TEST CONDITIONS                                      | MIN | TYP | MAX | UNIT |
|---------------------------------|----------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| I <sub>OFF</sub>                | Off-state leakage current              | V <sub>M</sub> = 5 V                                 | -1  |     | 1   | μΑ   |
| t <sub>RISE</sub>               | Output rise time                       | $V_M = 5 \text{ V}; R_L = 16 \Omega \text{ to GND}$  |     | 70  |     | ns   |
| t <sub>FALL</sub>               | Output fall time                       | $V_M = 5 \text{ V}; R_L = 16 \Omega \text{ to } V_M$ |     | 80  |     | ns   |
| t <sub>DEAD</sub>               | Output dead time                       | Internal dead time                                   |     | 450 |     | ns   |
| PWM CUR                         | RENT CONTROL (AISEN, BISEN)            |                                                      | ·   |     | ·   |      |
| V <sub>TRIP</sub>               | xISEN trip voltage                     |                                                      | 160 | 200 | 240 | mV   |
| t <sub>OFF</sub>                | Current control constant off time      | Internal PWM constant off time                       |     | 20  |     | μs   |
| PROTECTI                        | ON CIRCUITS                            |                                                      | ·   |     |     |      |
|                                 | V <sub>M</sub> undervoltage lockout    | V <sub>M</sub> falling; UVLO report                  |     |     | 2.6 |      |
| $V_{UVLO}$                      |                                        | V <sub>M</sub> rising; UVLO recovery                 |     |     | 2.7 | V    |
| V <sub>UVLO,HYS</sub>           | V <sub>M</sub> undervoltage hysteresis | Rising to falling threshold                          |     | 90  |     | mV   |
| I <sub>OCP</sub>                | Overcurrent protection trip level      |                                                      | 1   |     |     | Α    |
| t <sub>DEG</sub>                | Overcurrent deglitch time              |                                                      |     | 2.3 |     | μs   |
| t <sub>OCP</sub>                | Overcurrent protection period          |                                                      |     | 1.4 |     | ms   |
| T <sub>TSD</sub> <sup>(2)</sup> | Thermal shutdown temperature           | Die temperature, T <sub>J</sub>                      | 150 |     |     | °C   |
| T <sub>HYS</sub>                | Thermal shutdown hysteresis            | Die temperature, T <sub>J</sub>                      |     | 20  |     | °C   |

<sup>(2)</sup> Not tested in production; based on design and characterization data



## 6.6 Typical Characteristics



# TEXAS INSTRUMENTS

## 7 Detailed Description

### 7.1 Overview

The DRV8833C device is an integrated motor driver solution for brushed DC or bipolar stepper motors. The device integrates two PMOS + NMOS H-bridges and current regulation circuitry. The DRV8833C can be powered with a supply voltage from 2.7 to 10.8 V and can provide an output current up to 700 mA RMS.

A simple PWM interface allows easy interfacing to the controller circuit.

The current regulation is a 20-µs fixed off-time slow decay.

The device includes a low-power sleep mode, which lets the system save power when not driving the motor.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 PWM Motor Drivers

The DRV8833C contains drivers for two full H-bridges. Figure 6 shows a block diagram of the circuitry.



Figure 6. H-Bridge and Current-Chopping Circuitry

#### 7.3.2 Bridge Control and Decay Modes

The AIN1 and AIN2 input pins control the state of the AOUT1 and AOUT2 outputs; similarly, the BIN1 and BIN2 input pins control the state of the BOUT1 and BOUT2 outputs (see Table 1).

| xIN1 | xIN2 | xOUT1 | xOUT2 | FUNCTION           |
|------|------|-------|-------|--------------------|
| 0    | 0    | Z     | Z     | Coast / fast decay |
| 0    | 1    | L     | Н     | Reverse            |
| 1    | 0    | Н     | L     | Forward            |
| 1    | 1    | L     | L     | Brake / slow decay |

Table 1. H-Bridge Logic

The inputs can also be used for PWM control of the motor speed. When controlling a winding with PWM and the drive current is interrupted, the inductive nature of the motor requires that the current must continue to flow (called recirculation current). To handle this recirculation current, the H-bridge can operate in two different states, fast decay or slow decay. In fast-decay mode, the H-bridge is disabled and recirculation current flows through the body diodes. In slow-decay mode, the motor winding is shorted by enabling both low-side FETs.

To externally pulse-width modulate the bridge in fast-decay mode, the PWM signal is applied to one xIN pin while the other is held low; to use slow-decay mode, one xIN pin is held high. See Table 2 for more information.

Product Folder Links: DRV8833C

SLVSCP9 – AUGUST 2014 www.ti.com

| Table 2. PWM | Control of | Motor | Speed |
|--------------|------------|-------|-------|
|--------------|------------|-------|-------|

| xIN1 | xIN2 | FUNCTION                |  |  |
|------|------|-------------------------|--|--|
| PWM  | 0    | Forward PWM, fast decay |  |  |
| 1    | PWM  | Forward PWM, slow decay |  |  |
| 0    | PWM  | Reverse PWM, fast decay |  |  |
| PWM  | 1    | Reverse PWM, slow decay |  |  |

The internal current control is still enabled when applying external PWM to xIN. To disable the current control when applying external PWM, the xISEN pins should be connected directly to ground. Figure 7 show the current paths in different drive and decay modes.



Figure 7. Drive and Decay Modes

#### 7.3.3 Current Control

The current through the motor windings may be limited, or controlled, by a 20-µs constant off-time PWM current regulation, or current chopping. For DC motors, current control is used to limit the start-up and stall current of the motor. For stepper motors, current control is often used at all times.

When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Note that immediately after the output is enabled, the voltage on the xISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at 3.75 us.

The PWM chopping current is set by a comparator that compares the voltage across a current sense resistor connected to the xISEN pins with a reference voltage. The reference voltage,  $V_{TRIP}$ , is is fixed at 200 mV nominally.

The chopping current is calculated as in Equation 1.

$$I_{CHOP} = \frac{200 \text{ mV}}{R_{XISEN}} \tag{1}$$

Example: If a 1- $\Omega$  sense resistor is used, the chopping current will be 200 mV / 1  $\Omega$  = 200 mA.

\_\_\_\_

#### NOTE

If current control is not needed, the xISEN pins should be connected directly to ground.

## 7.3.4 Decay Mode

After the chopping current threshold is reached, the H-bridge switches to slow-decay mode. This state is held for  $t_{\text{off}}$  (20 µs) until the next cycle to turn on the high-side MOSFETs.

#### 7.3.5 Slow Decay

In slow-decay mode, the high-side MOSFETs are turned off and both of the low-side MOSFETs are turned on. The motor current decreases while flowing in the two low-side MOSFETs until reaching its fixed off time (typically 20 µs). After that, the high-side MOSFETs are enabled to increase the winding current again.



Figure 8. Current Chopping Operation

#### 7.3.6 Sleep Mode

Driving nSLEEP low puts the device into a low-power sleep state. In this state, the H-bridges are disabled, all internal logic is reset, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time,  $t_{WAKE}$ , needs to pass before the motor driver becomes fully operational. To make the board design simple, the nSLEEP can be pulled up to the supply ( $V_M$ ). TI recommends to use a pullup resistor when this is done. This resistor limits the current to the input in case  $V_M$  is higher than 6.5 V. Internally, the nSLEEP pin has a 500-k $\Omega$  resistor to GND. It also has a clamping Zener diode that clamps the voltage at the pin at 6.5 V. Currents greater than 250  $\mu$ A can cause damage to the input structure. Therefore, TI recommends a pullup resistor between 20 to 75 k $\Omega$ .

Copyright © 2014, Texas Instruments Incorporated

SLVSCP9 – AUGUST 2014 www.ti.com

# TEXAS INSTRUMENTS

#### 7.3.7 Parallel Mode

The two H-bridges in the DRV8833C can be connected in parallel for double the current of a single H-bridge. The internal dead time in the DRV8833C prevents any risk of cross-conduction (shoot-through) between the two bridges due to timing differences between the two bridges. Figure 9 shows the connections.



Figure 9. Parallel Mode Schematic

#### 7.3.8 Protection Circuits

The DRV8833C is fully protected against overcurrent, overtemperature, and undervoltage events.

### 7.3.8.1 Overcurrent Protection (OCP)

An analog current limit ( $I_{OCP}$ ) circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time ( $t_{DEG}$ ), all FETs in the H-bridge are disabled and the nFAULT pin is driven low. The driver is re-enabled after the OCP retry period ( $t_{OCP}$ ) has passed. nFAULT becomes high again after the retry time. If the fault condition is still present, the cycle repeats. If the fault is no longer present, normal operation resumes and nFAULT remains deasserted. Note that only the H-bridge in which the OCP is detected will be disabled while the other bridge functions normally.

Overcurrent conditions are detected independently on both high-side and low-side devices; a short to ground, supply, or across the motor winding all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, so it functions even without presence of the xISEN resistors.

### 7.3.8.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled and the nFAULT pin is driven low. After the die temperature has fallen below the specified hysteresis (T<sub>HYS</sub>), operation automatically resumes. The nFAULT pin is released after operation has resumed.

#### 7.3.8.3 UVLO

If at any time the voltage on the  $V_M$  pin falls below the UVLO threshold voltage,  $V_{UVLO}$ , all circuitry in the device is disabled, and all internal logic is reset. Operation resumes when  $V_M$  rises above the UVLO threshold. The nFAULT pin is not driven low during an undervoltage condition.



Table 2 Davies Protectio

| rab | ie 3. | Devi | ce Pi | rotect | ion |
|-----|-------|------|-------|--------|-----|
|     |       |      |       |        |     |

| Fault                              | Condition                           | Error Report | H-Bridge | Internal Circuits | Recovery                  |
|------------------------------------|-------------------------------------|--------------|----------|-------------------|---------------------------|
| V <sub>M</sub> undervoltage (UVLO) | $V_{M} < 2.6 V$                     | None         | Disabled | Disabled          | $V_{M} > 2.7 V$           |
| Overcurrent (OCP)                  | I <sub>OUT</sub> > I <sub>OCP</sub> | FAULTn       | Disabled | Operating         | OCP                       |
| Thermal Shutdown (TSD)             | $T_J > T_{TSD}$                     | FAULTn       | Disabled | Operating         | $T_J < T_{TSD} - T_{HYS}$ |

## 7.4 Device Functional Modes

The DRV8833C is active unless the nSLEEP pin is brought logic low. In sleep mode, the H-bridge FETs are disabled (Hi-Z). Note that  $t_{SLEEP}$  must elapse after a falling edge on the nSLEEP pin before the device is in sleep mode. The DRV8833C is brought out of sleep mode automatically if nSLEEP is brought logic high. Note that  $t_{WAKE}$  must elapse before the outputs change state after wake-up.

**Table 4. Modes of Operation** 

| Fault             | Condition               | H-Bridge  | Internal Circuits |  |
|-------------------|-------------------------|-----------|-------------------|--|
| Operating         | nSLEEP pin high         | Operating | Operating         |  |
| Sleep mode        | nSLEEP pin low          | Disabled  | Disabled          |  |
| Fault encountered | Any fault condition met | Disabled  | See Table 3       |  |

Product Folder Links: DRV8833C

# TEXAS INSTRUMENTS

## 8 Application and Implementation

### 8.1 Application Information

The DRV8833C is used in stepper or brushed DC motor control. The following design procedure can be used to configure the DRV8833C in a bipolar stepper motor application.

## 8.2 Typical Application



#### 8.2.1 Design Requirements

Table 5 gives design input parameters for system design.

Reference **Design Parameter Example Value** Supply voltage  $V_{\mathsf{M}}$ 9 V Motor winding resistance 12 Ω/phase  $R_L$ Motor winding inductance  $L_{L}$ 10 mH/phase 1.8 °/step Motor full step angle  $\theta_{\text{step}}$ 2 (half-stepping) Target stepping level  $n_{m}$ Target motor speed ν 120 rpm Target chopping current 200 mA **I**CHOP Sense resistor 1 Ω R<sub>ISEN</sub>

**Table 5. Design Parameters** 

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Stepper Motor Speed

The first step in configuring the DRV8833C requires the desired motor speed and stepping level. The DRV8833C can support full- and half-stepping modes using the PWM interface.

If the target motor speed is too high, the motor does not spin. Ensure that the motor can support the target speed.

For a desired motor speed (v), microstepping level ( $n_m$ ), and motor full step angle ( $\theta_{step}$ ),

$$f_{\text{step}} (\text{steps/s}) = \frac{\text{v(rpm)} \times \text{n}_{\text{m}} (\text{steps}) \times 360^{\circ} / \text{rot}}{\theta_{\text{step}} (^{\circ} / \text{step}) \times 60 \text{ s/min}}$$
(2)



Figure 10. Full-Step Mode



Figure 11. Half-Step Mode

## 8.2.2.2 Current Regulation

The chopping current ( $I_{CHOP}$ ) is the maximum current driven through either winding. This quantity depends on the sense resistor value ( $R_{XISEN}$ ).

$$I_{CHOP} = \frac{200 \text{ mV}}{R_{XISEN}}$$
 (3)

Copyright © 2014, Texas Instruments Incorporated

SLVSCP9 – AUGUST 2014 www.ti.com



(4)

 $I_{CHOP}$  is set by a comparator which compares the voltage across  $R_{XISEN}$  to a reference voltage. Note that  $I_{CHOP}$  must follow Equation 4 to avoid saturating the motor.

$$I_{FS} \; (A) < \frac{VM \left(V\right)}{R_{L} \; (\Omega) + \; R_{DS(ON)} \, HS \; (\Omega) \; + R_{DS(ON)} \, LS \; (\Omega)}$$

where

- ullet  $V_M$  is the motor supply voltage.
- R<sub>L</sub> is the motor winding resistance.

### 8.2.3 Application Curve



A. Channel 1 is the AIN1 input PWM signal, and channel 2 is the AIN2 input PWM signal. BIN1 and BIN2 follow the same pattern, but are shifted by 90° from AIN1 and AIN2 as shown in Figure 11. Channel 4 is the output current in the direction AOUT1 → AOUT2. In forward and reverse drive, the current rises until it hits the current chopping limit of 200 mA, and is regulated at that level with fixed-off time current chopping.

Figure 12. ½ Stepping Operation

16

SLVSCP9-AUGUST 2014

## **Power Supply Recommendations**

The DRV8833C is designed to operate from an input voltage supply (V<sub>M</sub>) range between 2.7 to 10.8 V. A 10-μF ceramic capacitor rated for V<sub>M</sub> must be placed as close to the DRV8833C as possible.

#### Sizing Bulk Capacitance for Motor Drive Systems

Bulk capacitance sizing is an important factor in motor drive system design. It depends on a variety of factors including:

- Type of power supply
- Acceptable supply voltage ripple
- Parasitic inductance in the power supply wiring
- Type of motor (brushed DC, brushless DC, stepper)
- Motor startup current
- Motor braking method

The inductance between the power supply and motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. Size the bulk capacitance to meet acceptable voltage ripple levels.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate-sized bulk capacitor.



Figure 13. Setup of Motor Drive System With External Power Supply

SLVSCP9 – AUGUST 2014 www.ti.com

# TEXAS INSTRUMENTS

## 10 Layout

## 10.1 Layout Guidelines

Bypass the  $V_M$  terminal to GND using a low-ESR ceramic bypass capacitor with a recommended value of 10  $\mu$ F rated for  $V_M$ . This capacitor should be placed as close to the  $V_M$  pin as possible with a thick trace or ground plane connection to the device GND pin and PowerPAD.

Bypass VINT to ground with a ceramic capacitor rated 6.3 V. Place this bypassing capacitor as close to the pin as possible.

## 10.2 Layout Example





## 11 Device and Documentation Support

#### 11.1 Trademarks

PowerPAD is a trademark of Texas Instruments.

## 11.2 Electrostatic Discharge Caution



www.ti.com

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DRV8833C

www.ti.com 23-Mar-2024

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| DRV8833CPWP      | LIFEBUY | HTSSOP       | PWP                | 16   | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | 8833C                |         |
| DRV8833CPWPR     | ACTIVE  | HTSSOP       | PWP                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | 8833C                | Samples |
| DRV8833CRTER     | ACTIVE  | WQFN         | RTE                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 8833C                | Samples |
| DRV8833CRTET     | LIFEBUY | WQFN         | RTE                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 8833C                |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-Mar-2024

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8833CPWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8833CRTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DRV8833CRTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

| Device       | Package Type Package Drawin |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|-----------------------------|-----|------|------|-------------|------------|-------------|
| DRV8833CPWPR | HTSSOP                      | PWP | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| DRV8833CRTER | WQFN                        | RTE | 16   | 3000 | 335.0       | 335.0      | 25.0        |
| DRV8833CRTET | WQFN                        | RTE | 16   | 250  | 182.0       | 182.0      | 20.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## **TUBE**



### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DRV8833CPWP | PWP          | HTSSOP       | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# PowerPAD <sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may not be present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated