# BQ2969T 2/3/4 直列セル リチウムイオン バッテリ向け過電圧 / 過熱保護、LDO 出力および制御/PTC 入力付き ### 1 特長 - 2/3/4 直列セル過電圧保護 (OVP) - 出荷時にプログラムされた OVP スレッショルド (3.6V ~5.2V)、±12mV の精度 - FET 駆動出力をトリガするための固定遅延タイマ (0.25s~6.5s を選択) - 制御入力ピン、外付け PTC サーミスタを使用してセル 過熱保護 (OT) を実装可能 - 3.8V、3.3V、3.15V、3.0V、2.5V、1.8V または 1.5V にプログラム可能な 3mA 安定化出力を内蔵 - 工場出荷時にプログラムされた低電圧 (UV) 検出スレ ッショルド (1V~4.15V) によりレギュレータをディセー ブル - 低電圧状態でも OVP と OT は動作を維持 - 出力ピンのオプション: - アクティブ High - オープンドレイン、アクティブプルダウン - オープンドレイン、非アクティブ プルダウン - 複数の電力モード: - 通常モード OV または UV なし: I<sub>CC</sub> ≅ 1.23µA - 低電圧またはディスエーブル モード UV 検出ま たは制御入力 Low: I<sub>CC</sub> ≅ 0.25µA - 過電圧モード OV 検出時:I<sub>CC</sub> ≅ 15µA - セル入力あたりのリーク電流が小さい:100nA 未満 - 小さいパッケージ占有面積 - 8 ピン WSON (2mm × 2mm) ## 2 アプリケーション - ノート PC - ウルトラブック - ポータブル医療用電子機器 - UPS バッテリ バックアップ システム #### 3 概要 BQ2969T ファミリは、リチウムイオン および LiFePO4 (LFP) バッテリ パック アプリケーション向け 3mA 安定化 出力電源および制御 / PTC 入力付き高精度低消費電力 の過電圧保護素子です。 2~4 直列セル スタック内の各セルの過電圧状態を個別 に監視します。いずれかのセルで過電圧状態が検出され ると、内部固定遅延タイマが起動します。遅延タイマがタイ ムアウトすると、過電圧状態が発生したことを示すために 出力ピンがアクティブ状態にトリガされます。 安定化出力電源は、リアルタイム クロック (RTC) 発振器な どの常時オン回路を駆動するために最大 3mA の電流を 出力します。BQ2969T ファミリは、いずれかのセル電圧が プログラム可能な低電圧スレッショルドを下回ると安定化 出力をオフにする自己ディセーブル機能を備えており、そ れによってバッテリの消耗を防止できます。 BQ2969T ファミリには CTL ピンが含まれており、必要に 応じて OUT ピンをアサートするために使用できます。本 デバイスの CTL ピンと VDD ピンの間に PTC サーミスタ が接続されている場合、本デバイスは過熱 (OT) 保護もサ ポートしています。 BQ2969T ファミリは非常に小さい消費電力で動作し、通 常動作時の消費電流はわずか 1.23µA (レギュレータの負 荷電流を除く)であり、低電圧状態では 0.25uA まで低下 します。低電圧状態であっても、本デバイスは他のいずれ かのセルで過電圧状態を検出でき (不均衡なパックで発 生する可能性があります)、出力ピンをアサートすることが できます。 #### パッケージ情報 | 部品番号 (1) | パッケージ | 本体サイズ (公称) | |-----------|--------------|-----------------| | BQ2969xyT | DSG (8-WSON) | 2.00mm × 2.00mm | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 簡略プロック図 ## **Table of Contents** | 1 特長 | 1 | 8 Application and Implementation | 15 | |--------------------------------------|---|--------------------------------------------------|-----------------------| | 2アプリケーション | | 8.1 Application Information | 15 | | 3 概要 | | 8.2 Typical Application | | | 4 Device Comparison Table | | 9 Power Supply Recommendations | 23 | | 5 Pin Configuration and Functions | | 10 Layout | 23 | | 6 Specifications | | 10.1 Layout Guidelines | | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Example | 23 | | 6.2 ESD Ratings | | 11 Device and Documentation Support | 25 | | 6.3 Recommended Operating Conditions | | 11.1 サード・パーティ製品に関する免責事項 | 25 | | 6.4 Thermal Information. | | 11.2 Receiving Notification of Documentation Upd | dates <mark>25</mark> | | 6.5 Electrical Characteristics | | 11.3 サポート・リソース | 25 | | 6.6 Typical Characteristics | | 11.4 Trademarks | 25 | | 7 Detailed Description | | 11.5 静電気放電に関する注意事項 | 25 | | 7.1 Overview | | 11.6 用語集 | | | 7.2 Functional Block Diagram | | 12 Revision History | | | 7.3 Feature Description | | 13 Mechanical, Packaging, and Orderable | | | 7.4 Device Functional Modes | | Information | 25 | | | | | | # **4 Device Comparison Table** 表 4-1. BQ2969T Device Options | BQ2969T Device | OVP (V) | OVP DELAY (s) | OVP<br>HYSTERESIS<br>(mV) | UV (V) | LDO (V) | OUT PIN<br>MODE | LATCH<br>OUT | CTL<br>PULLDOWN<br>(Ω) | |--------------------------|-----------|------------------------------------|---------------------------|----------|---------------------------------------------|-----------------------------------------------------------------------|--------------|------------------------| | BQ296900T | 4.65 | 5.5 | 150 | 2.5 | 3.0 | active high | No | 10M | | BQ296901T | 3.90 | 5.5 | 150 | 2.5 | 3.0 | active high | No | 10M | | BQ2969xyT <sup>(1)</sup> | 3.6 – 5.2 | 0.25, 0.5, 1, 2,<br>3, 4, 5.5, 6.5 | 150, 300 | 1 – 4.15 | 1.5, 1.8,<br>2.5, 3.0,<br>3.15, 3.3,<br>3.8 | active high, open-drain active pulldown, open-drain inactive pulldown | Yes, No | 500k, 1M, 2M,<br>10M | <sup>(1)</sup> PRODUCT PREVIEW. Contact TI for more information. ## **5 Pin Configuration and Functions** 図 5-1. 2-Series to 4-Series BQ2969T (Top View) 表 5-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | | | | |------|--------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | BQ2962 | IIFE( / | | | | | | VDD | 1 | Р | Power supply input | | | | | V4 | 2 | IA | Sense input for positive voltage of the fourth cell from the bottom of the stack | | | | | V3 | 3 | IA | Sense input for positive voltage of the third cell from the bottom of the stack | | | | | V2 | 4 | IA | Sense input for positive voltage of the second cell from the bottom of the stack | | | | | V1 | 5 | IA | Sense input for positive voltage of the lowest cell from the bottom of the stack | | | | | REG | 6 | OA | Regulated supply output. Requires an external ceramic capacitor for stability | | | | | CTL | 7 | IA | Analog input control signal to assert OUT. An external PTC thermistor can be connected between CTL and VDD to implement overtemperature (OT) protection. | | | | | OUT | 8 | OA | Analog output drive for an overvoltage fault signal; CMOS output high or opendrain active pulldown or open-drain inactive pulldown | | | | | PWPD | - | Р | Electrically connected to integrated circuit ground and negative terminal of the lowest cell in the stack | | | | (1) IA = Analog input, OA = Analog Output, P = Power connection Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLUSFQ8 ### 6 Specifications ### 6.1 Absolute Maximum Ratings Over operating free-air temperature range of -40°C to 110°C (unless otherwise noted)(1) | o to to potation great and temperature tailings of the troop (amount and the troop of | | | | | | | | | |---------------------------------------------------------------------------------------|---------------------------------------------------|------|-----|------|--|--|--|--| | | PARAMETER | MIN | MAX | UNIT | | | | | | Supply voltage range | VDD – VSS | -0.3 | 30 | V | | | | | | | VDD – V4 | -0.3 | 30 | V | | | | | | Input voltage range | V1 - VSS, V2 - VSS, V3 - VSS, V4 - VSS, CTL - VSS | -0.3 | 30 | V | | | | | | Output voltage range | REG – VSS | -0.3 | 5.0 | V | | | | | | Output voltage range | OUT - VSS | -0.3 | 30 | V | | | | | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | | | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | PARAMETER | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 2000 | ٧ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 500 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** Typical values stated where $T_A = 25^{\circ}C$ and VDD = 15.2V, MIN/MAX values stated where $T_A = -40^{\circ}C$ to 110°C, and $V_{DD} = 3V$ to 22V (unless otherwise noted). | | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------------------------------------------|-------------------------------------------------------|--------------------|-----|-----|------| | | Supply voltage, V <sub>DD</sub> (REG ≤ 2.5V) | 3 | | 22 | V | | | Supply voltage, V <sub>DD</sub> (REG ≤ 3.3V) | 4 | - | 22 | V | | Supply voltage,<br>V <sub>DD</sub> | Supply voltage, V <sub>DD</sub> (REG ≥ 3.8V) | 7.5 | - | 22 | V | | V DD | Normal operation, V <sub>DD</sub> – V4 <sup>(1)</sup> | -0.2 | - | 0.2 | V | | | Customer test mode, V <sub>DD</sub> – V4 | | 10 | | V | | Input voltage range | V4 – V3, V3 – V2, V2 – V1, V1 – VSS | 0 | - | 5.5 | V | | input voltage range | CTL - VSS | 7.5 22<br>-0.2 0.2 | V | | | | Operating ambient temperature range, T <sub>A</sub> | Operating ambient temperature range, T <sub>A</sub> | -40 | | 110 | °C | #### (1) Specified by design #### 6.4 Thermal Information | | | BQ2969T | UNIT | |--------------------------|----------------------------------------------|----------|------| | THERMAL | THERMAL | SON | UNIT | | | | (8 PINS) | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 80.0 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case(top) thermal resistance | 102.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 46.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 6.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 46.5 | °C/W | | R <sub>0JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance | 22.7 | °C/W | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ### **6.5 Electrical Characteristics** Typical values stated where $T_A$ = 25°C and VDD = 15.2V, MIN/MAX values stated where $T_A$ = -40°C to 110°C, and $V_{DD}$ = 3V to 22V (unless otherwise noted). | PARAMETER | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------|------|------| | Voltage Protec<br>Thresholds | tion | | | | | | | V <sub>ov</sub> | V <sub>(PROTECT)</sub> Overvoltage Detection | $R_{IN} = 1k\Omega$ | | Applicable<br>Voltage:<br>3.6V to<br>5.2V | | V | | V | OV Detection Hysteresis | Nominal setting of 150mV | 100 | 150 | 200 | mV | | V <sub>OVHYST</sub> | OV Detection Trysteresis | Nominal setting of 300mV | 250 | 300 | 350 | mV | | V <sub>OA</sub> | OV Detection Accuracy | T <sub>A</sub> = 25°C | -12 | | 12 | mV | | | | $T_A = -40$ °C | -40 | | 40 | mV | | | OV Detection Assurance | T <sub>A</sub> = -10°C | -22 | | 22 | mV | | OADRIFT | OV Detection Accuracy<br>Across Temperature <sup>(1)</sup> | T <sub>A</sub> = 55°C | -24 | | 24 | mV | | | | T <sub>A</sub> = 85°C | -37 | | 37 | mV | | | | T <sub>A</sub> = 110°C | -50 | | 50 | mV | | Supply and<br>Leakage Curre | ent | | | | | | | Supply Curre<br>mode | Supply Current in NORMAL | $ V_n - V_{n-1} = (V1 - V_{SS}) = 3.8V$ , n = 2, 3, 4, VDD = 15.2V, $ V_{REG} = 0$ mA, | | 1.23 | 2 | μA | | | mode | $(V_n - V_{n-1}) = (V1 - V_{SS}) = 3.8V$ , n = 2, 3, 4, VDD = 15.2V, $I_{REG} = 0$ mA, $T_A = -40$ °C to 110°C | | | 2.5 | μA | | DD | Supply Current in LIV | $(V_n - V_{n-1}) = 3.8V$ , n = 2, 3, 4, and $V_{UVQUAL} < (V1 - V_{SS}) < V_{UVREG}$ , VDD = 11.4V, $T_A = -10^{\circ}$ C to $60^{\circ}$ C | | 0.25 | 0.5 | μΑ | | Supply Current in UV | Supply Current III OV | $(V_n - V_{n-1})$ = 3.8V, n = 2, 3, 4, and $V_{UVQUAL}$ < $(V1 - V_{SS})$ < $V_{UVREG}$ , VDD = 11.4V, $T_A$ = -40°C to 110°C | | | 0.7 | μΑ | | | Supply Current in OV | $(V_n - V_{n-1}) = 3.8V$ , $n = 2, 3, 4$ , and $V_{OV} < (V1 - V_{SS})$ , VDD = 15.2V, $T_A = -40$ °C to 110°C | | 15 | 33 | μΑ | | I <sub>IN</sub> | Input Current at V <sub>n</sub> Pins | $V_{N-1} = V_{N-1} V_{N$ | -0.1 | | 0.1 | μΑ | | Input Voltage | | | | | | | | V <sub>CTL</sub> | CTL Input Voltage Threshold | $VDD - CTL$ , $VDD \ge 5V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | 2.55 | 2.8 | 2.95 | V | | · CIL | | $VDD - CTL$ , $VDD \ge 5V$ , $T_A = -40$ °C to 110°C | 2.55 | 2.8 | 3.37 | V | | CTLDELAY | CTL Delay <sup>(3)</sup> | VDD ≥ 5V | 5.2 | 6.5 | 7.8 | S | | R <sub>PD</sub> | CTL internal pulldown resistance | CTL = VDD; $500k\Omega$ , $1M\Omega$ , $2M\Omega$ , $10M\Omega$ options | -30 | | 30 | % | | R <sub>PDH</sub> | CTL hysteresis internal pulldown resistance | VDD – CTL > V <sub>CTL</sub> ; R <sub>PDH</sub> ≈ R <sub>PD</sub> / 2, VDD ≥ 5V | | ±30 | | % | | OUT Pin Drive | r | | | | | | | | | OUT pin configured in active high mode, $(V_n - V_{n-1})$ or $(V1 - V_{SS}) > V_{OV}$ , $n = 2, 3, 4$ , $I_{OH} = 100 \mu A$ , $VDD \ge 7.5 V$ | 5.5 | | 8 | V | | V <sub>OUT</sub> | Output Drive Voltage | OUT pin configured in active high mode, $(V_n - V_{n-1})$ or $(V1 - V_{SS}) > V_{OV}, n$ = 2, 3, 4, $I_{OH}$ = 100 $\mu$ A, 3V < VDD < 7.5V | VDD – 1.5 | VDD – 1.1 | VDD | V | | | | OUT pin configured in active high mode, $(V_n - V_{n-1})$ and $(V1 - V_{SS}) < V_{OV}$ , $n = 2, 3, 4$ , $I_{OL} = 100\mu A$ flowing into OUT pin. | | 190 | 400 | mV | | оитн | OUT Source Current (during OV) | OUT pin configured in active high mode, $(V_n - V_{n-1})$ or $(V1 - V_{SS}) > V_{OV}$ , $n = 2, 3, 4$ , OUT = 0V, current measured sourced from OUT pin. | 0.6 | | 5.2 | mA | | OUTL | OUT Sink Current | OUT pin configured in active high, open-drain active pulldown, or open-drain inactive pulldown. Device output in pulldown state, OUT driven to 0.5V, current measured into OUT pin. | 0.2 | | 4 | mA | Typical values stated where $T_A$ = 25°C and VDD = 15.2V, MIN/MAX values stated where $T_A$ = -40°C to 110°C, and $V_{DD}$ = 3V to 22V (unless otherwise noted). | PARAMETER | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | | | Internal fixed delay, 0.25 second delay option <sup>(3)</sup> | 0.14 | 0.25 | 0.38 | s | | t <sub>DELAY</sub> OV Delay Tii | | Internal fixed delay, 0.5 second delay option <sup>(3)</sup> | 0.34 | 0.5 | 0.68 | s | | | | Internal fixed delay, 1 second delay option <sup>(3)</sup> | 0.74 | 1 | 1.28 | s | | | OV D-I Ti (2) | Internal fixed delay, 2 second delay option <sup>(3)</sup> | 1.54 | 2 | 2.48 | s | | | OV Delay Time(2) | Internal fixed delay, 3 second delay option <sup>(3)</sup> | 2.4 | 3 | 3.6 | s | | | | Internal fixed delay, 4 second delay option <sup>(3)</sup> | 3.2 | 4 | 4.8 | s | | | | Internal fixed delay, 5.5 second delay option <sup>(3)</sup> | 4.4 | 5.5 | 6.6 | s | | | | Internal fixed delay, 6.5 second delay option <sup>(3)</sup> | 5.2 | 6.5 | 7.8 | s | | DELAY_CTM | OV Delay Time in Test Mode | Internal fixed delay | | 15 | | ms | | tDELAY_RESET | OV Delay Reset Time | With one cell voltage above $V_{OV}$ , others cells below $V_{OV}$ , minimum time the high cell voltage must fall below $V_{OV} - V_{OVHYST}$ to reset OV Delay Timer <sup>(3)</sup> | 0.1 | | | ms | | Regulated<br>Supply Output, | REG | | | | | | | | | $VDD \ge 7.5V$ , $I_{REG} = 10\mu A$ , $C_{REG} = 0.47\mu F$ , $V_{REG} = 3.8V$ , $T_A = 25^{\circ}C$ | 3.724 | 3.8 | 3.876 | V | | | | $VDD ≥ 4V$ , $I_{REG} = 10\mu A$ , $C_{REG} = 0.47\mu F$ , $V_{REG} = 3.3V$ , $T_A = 25$ °C | 3.234 | 3.3 | 3.366 | V | | | REG Supply | VDD ≥ 4V, $I_{REG}$ = 10 $\mu$ A, $C_{REG}$ = 0.47 $\mu$ F, $V_{REG}$ = 3.15V, $T_{A}$ = 25°C | 3.087 | 3.15 | 3.213 | ٧ | | $V_{REG}$ | | VDD ≥ 4V, $I_{REG}$ = 10 $\mu$ A, $C_{REG}$ = 0.47 $\mu$ F, $V_{REG}$ = 3.0V, $T_{A}$ = 25°C | 2.94 | 3.0 | 3.06 | V | | | | $VDD ≥ 3V$ , $I_{REG} = 10\mu A$ , $C_{REG} = 0.47\mu F$ , $V_{REG} = 2.5V$ , $T_A = 25$ °C | 2.45 | 2.5 | 2.55 | ٧ | | | | $VDD ≥ 3V$ , $I_{REG} = 10\mu A$ , $C_{REG} = 0.47\mu F$ , $V_{REG} = 1.8V$ , $T_A = 25$ °C | 1.764 | 1.8 | 1.836 | V | | | | $VDD ≥ 3V$ , $I_{REG} = 10\mu A$ , $C_{REG} = 0.47\mu F$ , $V_{REG} = 1.5V$ , $T_A = 25$ °C | 1.470 | 1.5 | 1.530 | V | | | | VDD ≥ 7.5V, $I_{REG}$ = 3mA, $C_{REG}$ = 0.47µF, $V_{REG}$ = 3.8V | 3.58 | 3.8 | 3.88 | V | | | | VDD ≥ 4V, $I_{REG} = 3mA$ , $C_{REG} = 0.47\mu F$ , $V_{REG} = 3.3V$ | 3.12 | 3.3 | 3.39 | V | | | | VDD ≥ 4V, $I_{REG} = 3mA$ , $C_{REG} = 0.47 \mu F$ , $V_{REG} = 3.15 V$ | 2.98 | 3.15 | 3.23 | V | | / <sub>REG</sub> | REG Supply | VDD ≥ 4V, $I_{REG} = 3mA$ , $C_{REG} = 0.47 \mu F$ , $V_{REG} = 3.0 V$ | 2.84 | 3.0 | 3.08 | V | | | | VDD ≥ 3V, $I_{REG}$ = 3mA, $C_{REG}$ = 0.47 $\mu$ F, $V_{REG}$ = 2.5V | 2.35 | 2.5 | 2.57 | V | | | | VDD ≥ 3V, $I_{REG}$ = 3mA, $C_{REG}$ = 0.47 $\mu$ F, $V_{REG}$ = 1.8V | 1.70 | 1.8 | 1.85 | V | | | | VDD ≥ 3V, $I_{REG}$ = 3mA, $C_{REG}$ = 0.47 $\mu$ F, $V_{REG}$ = 1.5V | 1.42 | 1.5 | 1.56 | V | | REG_SC_Limit | REG Output Short Circuit<br>Current Limit | REG = $V_{SS}$ , $C_{REG} = 0.47 \mu F$ | 3.2 | | 25 | mA | | R <sub>REG_PD</sub> | REG pull-down resistor | Activated when REG is disabled | 20 | 30 | 40 | kΩ | | Regulated Sup | ply Undervoltage Self-disable | | | | 1. | | | V <sub>UVREG</sub> | Undervoltage detection accuracy | Factory Configuration: 1.0V to 4.15V in 50mV steps, T <sub>A</sub> = 25 °C | -50 | | 50 | mV | | V <sub>UVHYS</sub> | Undervoltage detection hysteresis | | 250 | 300 | 350 | mV | | UVDELAY | Undervoltage detection delay <sup>(3)</sup> | | 5.2 | 6.5 | 7.8 | s | | V <sub>UVQUAL</sub> | Cell voltage to qualify for UV detection | | 0.45 | 0.5 | 0.55 | V | | | 1 | | | | | | <sup>(1)</sup> Specified by a combination of characterization and production test Delay values specified when transitioning from NORMAL mode to OVERVOLTAGE mode. While device is in UNDERVOLTAGE mode, the delay can increase by a value between 0 and 1.2 seconds. Specified by a combination of design and production test ### **6.6 Typical Characteristics** ## 7 Detailed Description #### 7.1 Overview The BQ2969T family is a high-accuracy, low-power second-level overvoltage and overtemperature protector with a 3mA regulated output supply and control / PTC input for Li-ion and LiFePO $_4$ (LFP) battery pack applications. Each cell in a 2-series to 4-series cell stack is individually monitored for an overvoltage condition by comparing the actual cell voltage to an overvoltage threshold $V_{OV}$ . The overvoltage threshold is preprogrammed at the factory with a range between 3.6V to 5.2V. The device initiates an internal fixed-delay timer when an overvoltage condition is detected on any cell. Upon expiration of the delay timer, the output pin is triggered into an active state to indicate that an overvoltage condition has occurred. The output pin can be configured to be active-high, open-drain active pulldown, or open-drain inactive pulldown. The device recovers from the overvoltage condition when all cell voltages are detected below the overvoltage threshold by a hysteresis level, which can be programmed to 150mV or 300mV. Alternatively, the output pin can be programmed to latch and not recover whenever it is activated. The regulated output supply is programmable from 1.5V to 3.8V and delivers up to 3mA output current to drive always-on circuits, such as a real-time clock (RTC) oscillator. The BQ2969T family has a self-disable function to turn off the regulated output if any cell voltage falls below a programmable undervoltage threshold, thereby preventing drain on the battery. This undervoltage threshold can be programmed over a range from 1V to 4.15V. The BQ2969T family includes a CTL pin which can be used to assert the OUT pin upon demand. The device also supports overtemperature (OT) protection when a PTC thermistor is attached between the CTL and VDD pins on the device. The BQ2969T family provides extremely low power operation, drawing only 1.23µA during normal operation (excluding regulator load current), and dropping to 0.25uA when in an undervoltage condition. Even when in the undervoltage state, the device still monitors cell voltages and can detect an overvoltage condition on any other cell (which can occur in an imbalanced pack) and assert the output pin. Similarly, in the undervoltage state, the device still monitors the CTL pin voltage and can detect an overtemperature condition when a PTC is used, and assert the output pin. 表 7-1. Programmable Parameters | OVERVOLTAGE<br>RANGE (V) | OVERVOLTAGE<br>DELAY (s) | OVERVOLTAGE<br>HYSTERESIS<br>(mV) | UNDERVOLTAG<br>E RANGE (V) | OUT PIN<br>MODE | LATCHED<br>OUT | REGULATOR (V) | CTL<br>PULLDOWN<br>(Ω) | |----------------------------|------------------------------------|-----------------------------------|------------------------------|-----------------------------------------------------------------------------------------|----------------|---------------------------------------|------------------------| | 3.6 to 5.2 in 1mV<br>steps | 0.25, 0.5, 1, 2, 3,<br>4, 5.5, 6.5 | 150, 300 | 1.0 to 4.15 in<br>50mV steps | active high,<br>open-drain<br>active<br>pulldown,<br>open-drain<br>inactive<br>pulldown | yes, no | 1.5, 1.8, 2.5, 3.0,<br>3.15, 3.3, 3.8 | 500k, 1M,<br>2M, 10M | Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLUSFQ8 ### 7.2 Functional Block Diagram 図 7-1. BQ2969T Block Diagram ### 7.3 Feature Description #### 7.3.1 Pin Details #### 7.3.1.1 Input Sense Voltage, Vx These inputs sense each battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring. ### 7.3.1.2 Output Drive, OUT This terminal serves as the fault signal output whenever an overvoltage condition on any cell is detected. The pin can be configured as active high, open-drain active pulldown, or open-drain inactive pulldown. The pin can also be programmed to latch asserted when an overvoltage condition occurs, or to recover after the maximum cell voltage drops 150mV or 300mV below the overvoltage threshold. ### 7.3.1.3 Supply Input, VDD This terminal is the unregulated input power source for the device. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering. ### 7.3.1.4 Control / PTC Input Pin, CTL The CTL pin can be used as a control input to assert the OUT driver upon demand by driving the pin low. This pin can also be used to implement cell overtemperature (OT) protection by connecting a PTC thermistor between the CTL and VDD pins. The device includes a pulldown resistance on the CTL pin which is configured by TI with options ranging from $500k\Omega$ to $10M\Omega$ . Using the CTL pin functionality requires a VDD voltage of 5V or above. If the device is to be used in an application with VDD < 5V, then connect the CTL pin to VDD. #### 7.3.1.5 Regulated Supply Output, REG The BQ2969T provides a regulated supply on the REG pin, which can be used to power external circuitry such as a real-time clock or other function. The REG output includes current limit protection circuit and also detects and protects for excessive power dissipation due to short circuit of the external load. This pin requires a ceramic 1µF capacitor connection to VSS for stability, noise immunity, and ESD performance of the supply output. This capacitor must be placed close to the REG and VSS pins for connection. ### 7.3.2 Overvoltage Sensing for OUT Each cell in the BQ2969T device is monitored independently for an overvoltage condition. Overvoltage is detected by comparing the actual cell voltage to a protection voltage reference, $V_{OV}$ . If any cell voltage exceeds the programmed $V_{OV}$ value, an internal timer circuit is activated. After the timer completes a fixed, preprogrammed delay, the OUT pin transitions from an inactive state to the active state. 図 7-2. Timing for Overvoltage Sensing for OUT #### 7.3.3 Regulator Output Voltage At power up, the regulator output in the BQ2969T is on by default. If any cell voltage is below $V_{UVREG}$ at device power up, the regulator output remains on until the $t_{UVDELAY}$ time has passed, then the device disables the regulator output. During discharge, if any cell voltage falls below the $V_{UVREG}$ threshold for $t_{UVDELAY}$ time, the regulator output is self-disabled. The regulator output turns on again when all the cell voltages are above $V_{UVREG}$ + $V_{UVHYS}$ . Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLUSFQ8 #### 7.4 Device Functional Modes #### 7.4.1 NORMAL Mode When all of the cell voltages are below the $V_{OV}$ threshold AND above the $V_{UVREG}$ threshold AND the CTL pin voltage is above $V_{DD}-V_{CTL}$ , the device operates in NORMAL mode. The device regularly monitors the CTL pin voltage (CTL-VSS) and differential cell voltages connected across (V1-VSS), (V2-V1), (V3-V2), and (V4-V3). The OUT pin is inactive in this mode, and the regulated output is enabled. #### 7.4.2 OVERVOLTAGE Mode OVERVOLTAGE mode is detected if any of the cell voltages exceed the overvoltage threshold, $V_{OV}$ , for a configured OV delay time. The OUT pin is activated after a delay time pre-programmed at the factory. This pin is typically used to then enable an external FET and blow a fuse to disable the pack. When all of the cell voltages fall below ( $V_{OV}-V_{HYS}$ ) and remain above the $V_{UVREG}$ threshold, the device returns to NORMAL mode if the output is not configured to latch when asserted. The regulated output remains enabled in this mode if all cell voltages are above $V_{UVREG}$ . #### 7.4.3 UNDERVOLTAGE Mode The UNDERVOLTAGE mode is detected if any of the cell voltage across (V1–VSS), (V2–V1), (V3–V2), or (V4–V3) is below the $V_{\rm UVREG}$ threshold for $t_{\rm UVDELAY}$ time. In this mode, the regulated output is disabled. To return to NORMAL mode, all the cell voltages must be above ( $V_{\rm UVREG}$ + $V_{\rm UVHYS}$ ) and below $V_{\rm OV}$ . If the device is used in a system with fewer than 4 cells, $V_n$ pin can be shorted to the $(V_{n-1})$ pin. The device ignores any differential cell voltage below the $V_{UVQUAL}$ threshold for undervoltage detection. Even when in the UNDERVOLTAGE mode, the device continues to regularly monitor the CTL pin voltage and each cell voltage, checking if CTL falls below $V_{DD}-V_{CTL}$ or if any cell voltage exceeds the $V_{OV}$ threshold. If a condition occurs whereby a cell voltage is above $V_{OV}$ and another cell voltage is below $V_{UVREG}$ , such as can happen in a heavily imbalanced pack, then the OUT pin is activated and the regulator is disabled. #### 7.4.4 CTL / OVERTEMPERATURE Mode The CTL / OVERTEMPERATURE mode is entered if the voltage on the CTL pin falls below the $V_{DD}-V_{CTL}$ threshold for the $t_{UVDELAY}$ . The OUT pin is asserted after the $t_{UVDELAY}$ , which is pre-programmed by TI. The OUT pin is typically used to then enable an external FET and blow a fuse to disable the pack. The CTL pin can be used as a control input from external circuitry to cause the OUT pin to be asserted. The pin can also be used to implement cell overtemperature protection by connecting a PTC thermistor between the VDD and CTL pins of the device. The device includes an internal pulldown resistance from the CTL pin to VSS, with a resistance configured by TI. The pulldown resistance is enabled periodically when the CTL pin level is evaluated by the device. As the PTC resistance increases, this resistive divider with the internal pulldown resistance causes the CTL pin voltage to fall below the $V_{DD}-V_{CTL}$ threshold, resulting in the CTL / OVERTEMPERATURE mode being triggered and the OUT pin being asserted. When the CTL / OVERTEMPERATURE mode is triggered, the OUT pin remains asserted until the CTL pin voltage rises above the $V_{DD}$ – $V_{CTL}$ threshold. While in CTL / OVERTEMPERATURE mode, the internal pulldown resistance is reduced to half the normal value. When a PTC is used for cell overtemperature protection, this causes a temperature hysteresis, so the CTL / OVERTEMPERATURE mode only exits when the PTC thermistor reduces to a lower resistance. If the latch option is configured in the device, then the OUT pin latches asserted when the CTL / OVERTEMPERATURE mode is triggered. The Undervoltage Detection Delay used to trigger the CTL / OVERTEMPERATURE mode is reduced to $t_{DELAY\ CTM}$ while the device is in Customer Test Mode. When the CTL pin voltage rises above the $V_{DD}-V_{CTL}$ threshold, the device returns to NORMAL mode if the output is not configured to latch when asserted. The regulated output remains enabled in this mode if all cell voltages are above $V_{UVREG}$ . 13 English Data Sheet: SLUSFQ8 #### 7.4.5 CUSTOMER TEST MODE The Customer Test Mode (CTM) helps to reduce test time for checking the OV Delay Timer parameter once the circuit is implemented into the battery pack. To enter CTM, the VDD pin must be set at least 10V higher than V4 (see $\boxed{2}$ 7-4). In this mode, the OV Delay Timer is reduced to approximately 20ms, considerably shorter than the timer delay in normal operation. To exit CTM, reduce the VDD voltage to below V4 + 10V, which causes the device to exit this mode. This reduction in OV Delay Timer also affects the time required to enter CTL / OVERTEMPERATURE mode as well as UNDERVOLTAGE mode. #### 注意 Avoid exceeding any Absolute Maximum Voltages on any pins when placing the device into CTM. Also avoid exceeding Absolute Maximum Voltages for the individual cell voltages (V4–V3), (V3–V2), (V2–V1), and (V1–VSS). Stressing the pins beyond the rated limits can cause permanent damage to the device. 図 7-4. Timing for Customer Test Mode ☑ 7-5 shows the measurement for current consumption of the product for VDD and the cell input pins. 図 7-5. Configuration for Integrated Circuit Current Consumption Test Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLUSFQ8 ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### **8.1 Application Information** The BQ2969T family of second-level protectors is used for overvoltage and overtemperature protection of the battery pack in the application. A regulated output is available to drive local external circuitry. The device OUT pin can be configured in one of 3 drive types and is asserted whenever the device enters the overvoltage mode or overtemperature mode. The pin is typically used to drive an NMOS FET that blows a fuse in the event of a fault condition, thereby disconnecting the pack power path. ### 8.2 Typical Application ⊠ 8-1 shows a simplified application schematic using the BQ2969T together with the associated passive components and external NFET to flow a high-side fuse. 図 8-1. BQ2969T 4-Series Cell Typical Implementation (Simplified Schematic) A full schematic of a basic circuit based on the BQ2969T for a 4-series battery pack evaluation module is shown below. $\boxtimes$ 10-1 and $\boxtimes$ 10-2 show the board layout for this design. 図 8-2. BQ2969T 4-Series Cell Schematic Diagram - Protector and Fuse Blow Circuitry 図 8-3. BQ2969T 4-Series Cell Schematic Diagram - Cell Simulator Circuitry #### 8.2.1 Design Requirements 注 Changes to the ranges shown in 表 8-1 can impact the accuracy of the cell measurements. 表 8-1. Parameters | PARAMETER | EXTERNAL COMPONENT | MIN | NOM | MAX | UNIT | |------------------------------------|--------------------|------|------|------|------| | Voltage monitor filter resistance | R <sub>IN</sub> | 900 | 1000 | 4700 | Ω | | Voltage monitor filter capacitance | C <sub>IN</sub> | 0.01 | 0.1 | 1.0 | μF | | Supply voltage filter resistance | R <sub>VD</sub> | 100 | | 1000 | Ω | | Supply voltage filter capacitance | C <sub>VD</sub> | _ | 0.1 | 1.0 | μF | | REG output capacitance | C <sub>REG</sub> | 0.47 | 1 | _ | μF | 注 The device is calibrated using an $R_{\text{IN}}$ value = $1000\Omega$ . Using a value other than the recommended value changes the accuracy of the cell voltage measurements and $V_{\text{OV}}$ trigger level. #### 8.2.2 Detailed Design Procedure - 1. The device allows a random cell connection to the VSS, V1, V2, V3, and V4 pins. The device does not require VSS to be connected first and does not require cells to be connected in a particular order. - 2. If fewer than 4 cells are used, then an unused cell input pin $V_n$ must be shorted to the next lower cell input pin $(V_{n-1})$ . - 3. The cell input capacitors, the supply pin capacitor, and the REG output capacitor are recommended to be placed close to the device, minimizing trace length on the PCB. #### 8.2.3 Application Curves The scope plots below show the response of the device transitioning among the different states. $\boxtimes$ 8-4 shows the device detecting an overvoltage event and asserting the OUT pin to blow an external fuse after the overvoltage delay period. $\boxtimes$ 8-5 displays the device recovering from the overvoltage event when all cell voltages have fallen below the overvoltage threshold by the required hysteresis level, and the OUT pin deasserting. $\boxtimes$ 8-6 shows the device detecting an undervoltage condition and disabling the REG LDO output after the undervoltage delay period. $\boxtimes$ 8-7 then depicts the device recovering from the undervoltage condition and reenabling the REG LDO when all cell voltages have risen above the undervoltage threshold by the required hysteresis level. 図 8-4. Overvoltage Protection Triggering 17 図 8-5. Overvoltage Protection Recovery 図 8-6. Undervoltage Detection to Disable the Regulator 図 8-7. Undervoltage Recovery to Re-enable the Regulator #### 8.2.4 CTL for PTC Thermistor Protection The CTL pin of the BQ2969T family can provide overtemperature (OT) protections when a PTC thermistor is attached between the CTL and VDD pins of the device. The CTL pin has a factory programmable internal pulldown resistance ( $R_{PD}$ ) with $500k\Omega$ , $1M\Omega$ , $2M\Omega$ , and $10M\Omega$ options. In all operational modes $R_{PD}$ is pulsed at a low duty cycle, making a higher effective resistance of $R_{PD}$ , to avoid drawing significant additional current from the supply. 図 8-8. BQ2969T PTC Configuration Reference Schematic The overtemperature mode is entered when the voltage of the CTL pin falls below the $V_{DD}$ - $V_{CTL}$ threshold for $t_{UVDELAY}$ , in this mode the OUT pin is then asserted. The OUT pin is typically used to then enable an external FET and blow the fuse to disable the pack. $\boxtimes$ 8-9 shows an example of CTL being used for overtemperature protection. The OT voltage trip threshold is defined as the voltage $V_{DD}$ minus $V_{CTL}$ . For example assume a $V_{DD}$ of 16V and typical $V_{CTL}$ of 2.8V, to calculate the OT voltage trip threshold, 2.8V is subtracted from 16V, which provides a nominal OT trip voltage threshold of 13.2V. The voltage across the PTC is nominally always $V_{CTL}$ , when the OT voltage trip threshold is met. Overtemperature hysteresis is implemented with the $R_{PDH}$ resistance. After the overtemperature protection triggers, the $R_{PD}$ resistance halves, for example if using the $10M\Omega$ option, the new resistance ( $R_{PDH}$ ) is now $5M\Omega$ . The new lower resistance means that to recover from an overtemperature condition a lower resistance from the PTC is needed, to cause the CTL pin voltage to rise above the OT voltage trip threshold. When the temperature drops, the PTC resistance lowers to allow OT recovery as the CTL pin voltage again increases in voltage. 21 English Data Sheet: SLUSFQ8 図 8-9. Overtemperature protection #### 8.2.5 CTL for External OUT Overdrive In the BQ2969T control of the OUT pin can be achieved with external circuitry. The CTL pin can be used as a control input from an external circuit to force the OUT pin to be asserted. OUT Overdrive control is achieved when the CTL pin falls below $V_{DD}$ - $V_{CTL}$ , for the $t_{UVDELAY}$ . This can be achieved with simple circuits, like the N-Channel MOSFET shown in $\boxtimes$ 8-10. The OUT pin remains asserted until the CTL pin voltage rises above the OT voltage trip threshold. In all operational modes $R_{PD}$ is pulsed at a low duty cycle, making a higher effective resistance of $R_{PD}$ , to avoid drawing significant additional current from the supply. 図 8-10. BQ2969T External OUT Overdrive Configuration Reference Schematic ### 9 Power Supply Recommendations Connect a series resistor between the top of the cell stack and the VDD pin on the BQ2969T. Connect a capacitor between the VDD pin and the VSS powerpad connection on the device, positioned close to the device on the PCB. Connect the VSS powerpad to the bottom of the cell stack. ### 10 Layout #### 10.1 Layout Guidelines Use the following layout guidelines: - 1. Ensure the RC filters for the cell input pins (V4, V3, V2, V1, VSS) and VDD pin are placed as close as possible to the target pin, reducing the tracing loop area. - 2. Place the regulator output capacitor between REG and VSS, keeping the capacitor close to the device pins. - 3. Ensure the trace connecting the fuse through the NFET to the Pack— is sufficient to withstand the expected current during a fuse blow event. ### 10.2 Layout Example An example circuit layout using the BQ2969T device in a 4-series cell design is described below in 🗵 10-1 and 🗵 10-2. The design implements the schematic shown in 🗵 8-2 and 🗵 8-3, and uses a 2-layer circuit card assembly with cell connections on the left edge and pack connections on the right edge of the board. Care must be taken to place the RC filter components close to the VC pins of the device. Be sure to use a sufficiently wide trace for the NFET source and drain connections to support the maximum current that flows during a fuse blow event. 図 10-1. BQ2969T Two-Layer Board Layout - Top Layer 図 10-2. BQ2969T Two-Layer Board Layout - Bottom Layer ## 11 Device and Documentation Support ## 11.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 11.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 12 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | | | | | |---------------|----------|-----------------|--|--|--|--| | December 2024 | * | Initial Release | | | | | ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 25 www.ti.com 25-Feb-2025 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | BQ296900TDSGR | ACTIVE | WSON | DSG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 690T | Samples | | BQ296901TDSGR | ACTIVE | WSON | DSG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 6T01 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 25-Feb-2025 2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated