# AMC0x11D 固定ゲイン差動出力付き、高精度、2V 入力、 基本および強化絶縁型アンプ ## 1 特長 - リニア入力電圧範囲:-0.1V~2V - 高い入力インピーダンス:1GΩ (標準値) - 電源電圧範囲: - ハイサイド (VDD1):3.0V~5.5V - ローサイド (VDD2):3.0V~5.5V - 固定ゲイン:**1V/V** - 差動出力 - 小さい DC 誤差: - オフセット誤差:±1mV (最大値) - オフセットドリフト:±10µV/°C (最大値) - ゲイン誤差:±0.25% (最大値) - ゲインドリフト: ±40ppm/°C (最大値) - 非線形性:0.05% (最大値) - 「高 CMTI:50V/ns (最小値) - 低 EMI: CISPR-11 および CISPR-25 規格に準拠 - 絶縁定格: - AMC0211D:基本絶縁型 - AMC0311D: 強化絶縁型 - 安全関連認証: - DIN EN IEC 60747-17 (VDE 0884-17) - UL1577 - 産業温度範囲の全体にわたって完全に仕様を規 定:-40°C~+105°C ## 2 アプリケーション - モータードライブ - 太陽光発電インバータ - サーバー電源ユニット (PSU) - EV 充電ステーション #### 3 概要 AMC0x11D は、2V、高インピーダンス入力、固定ゲイン、 差動出力備えた高精度、電気的絶縁型アンプです。高イ ンピーダンス入力は、高インピーダンスの抵抗分圧器や出 力抵抗の高い他の電圧信号源と接続するよう最適化され ています。 この絶縁バリアは、異なる同相電圧レベルで動作するシス テム領域を分離します。絶縁バリアは磁気干渉に対して非 常に耐性があります。この絶縁バリアは、最大 5kV<sub>RMS</sub> (DWV パッケージ) の強化絶縁と、最大 3kV<sub>RMS</sub> (D パッ ケージ) (60s) の基本絶縁を実現することが認定されてい ます。 AMC0x11D は、入力電圧に比例する差動信号を出力し ます。差動出力はグランドシフトの影響を受けず、長距離 にわたる出力信号の配線が可能です。 AMC0x11D デバイスは、8 ピンのワイド ボディおよびナロ ー ボディ SOIC パッケージで供給され、-40°C から +105°C までの温度範囲で完全に動作が規定されていま す。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |--------------|----------------------|--------------------------| | AMC0211D (3) | D (SOIC 8) | 4.9mm × 6.0mm | | AMC0311D | DWV (SOIC 8) | 5.85mm × 11.5mm | - 詳細については、付録「メカニカル、パッケージ、および注文情報」 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 - 製品プレビュー 代表的なアプリケーション ## **Table of Contents** | 1 特長 | 1 | |------------------------------------------------------|----------------| | 2 アプリケーション | 1 | | 3 概要 | | | 4 Device Comparison Table | 3 | | 5 Pin Configuration and Functions | 4 | | 6 Specifications | 5 | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | <mark>5</mark> | | 6.3 Recommended Operating Conditions | <mark>5</mark> | | 6.4 Thermal Information (D Package) | | | 6.5 Thermal Information (DWV Package) | | | 6.6 Power Ratings | | | 6.7 Insulation Specifications (Basic Isolation) | | | 6.8 Insulation Specifications (Reinforced Isolation | | | 6.9 Safety-Related Certifications (Basic Isolation). | 10 | | 6.10 Safety-Related Certifications (Reinforced | | | Isolation) | | | 6.11 Safety Limiting Values (D Package) | | | 6.12 Safety Limiting Values (DWV Package) | | | 6.13 Electrical Characteristics | | | 6.14 Switching Characteristics | | | 6.15 Timing Diagram | | | 6.16 Insulation Characteristics Curves | 16 | | 6.17 Typical Characteristics | 17 | |-----------------------------------------|-----------------| | 7 Detailed Description | 19 | | 7.1 Overview | | | 7.2 Functional Block Diagram | | | 7.3 Feature Description | | | 7.4 Device Functional Modes | 22 | | 3 Application and Implementation | | | 8.1 Application Information | | | 8.2 Typical Application | | | 8.3 Best Design Practices | | | 8.4 Power Supply Recommendations | | | 8.5 Layout | <mark>27</mark> | | Device and Documentation Support | | | 9.1 Documentation Support | 28 | | 9.2ドキュメントの更新通知を受け取る方法 | | | 9.3 サポート・リソース | | | 9.4 Trademarks | | | 9.5 静電気放電に関する注意事項 | | | 9.6 用語集 | | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 29 | | | | ## **4 Device Comparison Table** | PARAMETER | AMC0211D (1) | AMC0311D | |----------------------------------|----------------------|----------------------| | Isolation rating per VDE 0884-17 | Basic | Reinforced | | Package | Narrow-body SOIC (D) | Wide-body SOIC (DWV) | (1) PRODUCT PREVIEW ## **5 Pin Configuration and Functions** 図 5-1. DWV および D パッケージ, 8 ピン SOIC (Top View) 表 5-1. Pin Functions | PIN | | TYPE | DESCRIPTION | | |-----|------|------------------|------------------------------------------------------------------------------|--| | NO. | NAME | IIFE | DESCRIPTION | | | 1 | VDD1 | High-side power | High-side power supply <sup>(1)</sup> | | | 2 | INP | Analog input | Analog input | | | 3 | SNSN | Analog input | GND1 sense pin and inverting analog input to the modulator. Connect to GND1. | | | 4 | GND1 | High-side ground | High-side analog ground | | | 5 | GND2 | Low-side ground | Low-side analog ground | | | 6 | OUTN | Analog output | Inverting analog output | | | 7 | OUTP | Analog output | Noninverting analog output | | | 8 | VDD2 | Low-side power | Low-side power supply <sup>(1)</sup> | | <sup>(1)</sup> See the *Power Supply Recommendations* section for power-supply decoupling recommendations. ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------|----------------------------------------------|------------|------------|------| | Power-supply voltage | High-side VDD1 to GND1 | -0.3 | 6.5 | V | | Fower-supply voltage | Low-side VDD2 to GND2 | -0.3 | 6.5 | v | | Analog input voltage | INP, SNSN to GND1 | GND1 – 3 | VDD1 + 0.5 | V | | Analog output voltage | OUTP, OUTN to GND2 | GND2 – 0.5 | VDD2 + 0.5 | V | | Input current | Continuous, any pin except power-supply pins | -10 | 10 | mA | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | remperature | Storage, T <sub>stg</sub> | -65 | 150 | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | Liectrostatic discharge | Charged-device model (CDM), per per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | , v | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | SUPPLY | | | | | | | High-side power supply | VDD1 to GND1 | 3 | 5.0 | 5.5 | V | | Low-side power supply | VDD2 to GND2 | 3 | 3.3 | 5.5 | V | | G INPUT | | | | | | | Nominal input voltage before clipping output | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> | -0.2 | | 2.56 | V | | Specified linear input voltage | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> | -0.1 | | 2 | V | | G OUTPUT | | | | | | | Capacitive load | OUTP or OUTN to GND2 | | | 500 | | | | OUTP to OUTN | | | 250 | pF | | Resistive load | OUTP or OUTN to GND2 | | 10 | 1 | kΩ | | - I/O | | | | | | | RATURE RANGE | | | | | | | Specified ambient temperature | Specified ambient temperature | -40 | | 105 | °C | | | High-side power supply Low-side power supply SINPUT Nominal input voltage before clipping output Specified linear input voltage GOUTPUT Capacitive load Resistive load I/O RATURE RANGE | High-side power supply Low-side power supply VDD1 to GND1 VDD2 to GND2 INPUT Nominal input voltage before clipping output VIN = VINP - VSNSN Specified linear input voltage VIN = VINP - VSNSN OUTPUT Capacitive load OUTP or OUTN to GND2 OUTP to OUTN Resistive load OUTP or OUTN to GND2 | SUPPLY High-side power supply VDD1 to GND1 3 Low-side power supply VDD2 to GND2 3 SINPUT Nominal input voltage before clipping output V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> -0.2 Specified linear input voltage V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> -0.1 GOUTP OF OUTN to GND2 OUTP to OUTN Resistive load OUTP or OUTN to GND2 OUTP or OUTN to GND2 OUTP or OUTN to GND2 OUTP or OUTN to GND2 OUTP or OUTN to GND2 | High-side power supply VDD1 to GND1 3 5.0 Low-side power supply VDD2 to GND2 3 3.3 SINPUT Nominal input voltage before clipping output V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> -0.2 Specified linear input voltage V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> -0.1 SOUTPUT Capacitive load OUTP or OUTN to GND2 OUTP to OUTN Resistive load OUTP or OUTN to GND2 10 OUTP OUTN OUTN OUTN CAPACITICAL STATES OUTP OUTN OUTP OUTN OUTN | High-side power supply VDD1 to GND1 3 5.0 5.5 Low-side power supply VDD2 to GND2 3 3.3 5.5 S INPUT | ## 6.4 Thermal Information (D Package) | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNIT | |-----------------------|----------------------------------------------|----------|------| | | I DERIMAL METRIC | 8 PINS | UNIT | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 116.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 52.8 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 58.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 19.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 58.0 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 6.5 Thermal Information (DWV Package) | | THERMAL METRIC(1) | DWV (SOIC) | UNIT | |-----------------------|----------------------------------------------|------------|------| | | I DERMAL WEIRIC | 8 PINS | UNIT | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 102.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 45.1 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 63.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 14.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 61.1 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## **6.6 Power Ratings** | PARAMETER | | TEST CONDITIONS | VALUE | UNIT | |-----------------|----------------------------------------|--------------------|-------|------| | P <sub>D</sub> | Maximum power dissipation (both sides) | VDD1 = VDD2 = 5.5V | 83 | mW | | P <sub>D1</sub> | Maximum power dissipation (high-side) | VDD1 = 5.5V | 33 | mW | | P <sub>D2</sub> | Maximum power dissipation (low-side) | VDD2 = 5.5V | 50 | mW | ## 6.7 Insulation Specifications (Basic Isolation) over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | GENER | AL | | | | | CLR | External clearance <sup>(1)</sup> | Shortest pin-to-pin distance through air | ≥ 4 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest pin-to-pin distance across the package surface | ≥ 4 | mm | | DTI | Distance through insulation | Minimum internal gap (internal clearance) of the insulation | ≥ 15.4 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | ≥ 600 | V | | | Material group | According to IEC 60664-1 | 1 | | | | Overvoltage category | Rated mains voltage ≤ 300V <sub>RMS</sub> | I-IV | | | | per IEC 60664-1 | Rated mains voltage ≤ 600V <sub>RMS</sub> | 1-111 | | | DIN EN | IEC 60747-17 (VDE 0884-17)(2) | | • | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | At AC voltage | 1130 | V <sub>PK</sub> | | V | Maximum-rated isolation | At AC voltage (sine wave) | 800 | V <sub>RMS</sub> | | $V_{IOWM}$ | working voltage | At DC voltage | 1130 | V <sub>DC</sub> | | $V_{IOTM}$ | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production test) | 4250 | V <sub>PK</sub> | | V <sub>IMP</sub> | Maximum impulse voltage <sup>(3)</sup> | Tested in air, 1.2/50µs waveform per IEC 62368-1 | 5000 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(4)</sup> | Tested in oil (qualification test),<br>1.2/50-µs waveform per IEC 62368-1 | 10000 | V <sub>PK</sub> | | | | Method a, after input/output safety test subgroups 2 and 3, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_{m} = 10s$ | ≤ 5 | | | _ | Apparent charge <sup>(5)</sup> | Method a, after environmental tests subgroup 1, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10$ s | ≤ 5 | | | q <sub>pd</sub> | | Method b1, at preconditioning (type test) and routine test, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1$ s | ≤ 5 | – pC | | | | Method b2, at routine test (100% production) <sup>(7)</sup> , $V_{pd(ini)} = V_{lOTM} = V_{pd(m)}$ , $t_{ini} = t_m = 1$ s | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(6)</sup> | $V_{IO} = 0.5V_{PP}$ at 1MHz | ≅1.5 | pF | | | | V <sub>IO</sub> = 500V at T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | $R_{IO}$ | Insulation resistance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 500V at 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | input to output. | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 55/125/21 | | | UL1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production test) | 3000 | V <sub>RMS</sub> | - (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications. - (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air to determine the surge immunity of the package. - (4) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier. - (5) Apparent charge is electrical discharge caused by a partial discharge (pd). - (6) All pins on each side of the barrier are tied together, creating a two-pin device. - (7) Either method b1 or b2 is used in production. ## 6.8 Insulation Specifications (Reinforced Isolation) over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | | |-------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--| | GENER | AL | | | | | | CLR | External clearance <sup>(1)</sup> | Shortest pin-to-pin distance through air | ≥ 8.5 | mm | | | CPG | External creepage <sup>(1)</sup> | Shortest pin-to-pin distance across the package surface | ≥ 8.5 | mm | | | DTI | Distance through insulation | Minimum internal gap (internal clearance) of the double insulation | ≥ 15.4 | μm | | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | ≥ 600 | V | | | | Material group | According to IEC 60664-1 | I | | | | | Overvoltage category | Rated mains voltage ≤ 300V <sub>RMS</sub> | I-IV | | | | | per IEC 60664-1 | Rated mains voltage ≤ 6000V <sub>RMS</sub> | 1-111 | | | | DIN EN | IEC 60747-17 (VDE 0884-17)(2) | | | | | | $V_{IORM}$ | Maximum repetitive peak isolation voltage | At AC voltage | 2120 | V <sub>PK</sub> | | | \/ | Maximum-rated isolation | At AC voltage (sine wave) | 1500 | V <sub>RMS</sub> | | | $V_{IOWM}$ | working voltage | At DC voltage | 2120 | $V_{DC}$ | | | $V_{IOTM}$ | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production test) | 7000 | V <sub>PK</sub> | | | V <sub>IMP</sub> | Maximum impulse voltage <sup>(3)</sup> | Tested in air, 1.2/50µs waveform per IEC 62368-1 | 7700 | $V_{PK}$ | | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(4)</sup> | Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1 | 10000 | V <sub>PK</sub> | | | | | Method a, after input/output safety test subgroups 2 and 3, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$ | | | | | <b>a</b> | Apparent charge <sup>(5)</sup> | Method a, after environmental tests subgroup 1, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10s$ | ≤ 5 | pC | | | q <sub>pd</sub> | Apparent charge | Method b1, at preconditioning (type test) and routine test, $V_{pd(ini)} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤ 5 | | | | | | Method b2, at routine test $(100\% \text{ production})^{(7)}$<br>$V_{pd(ini)} = V_{pd(m)} = 1.2 \times V_{IOTM}$ , $t_{ini} = t_m = 1s$ | ≤ 5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 0.5V <sub>PP</sub> at 1MHz | <b>≅</b> 1.5 | pF | | | | | V <sub>IO</sub> = 500V at T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | | $R_{IO}$ | Insulation resistance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 500V at 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | | Pollution degree | | 2 | | | | | Climatic category | | 55/125/21 | | | | UL1577 | · | | | • | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production test) | 5000 | V <sub>RMS</sub> | | | | | 1 | | | | - (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications. - (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air to determine the surge immunity of the package. - (4) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier. - (5) Apparent charge is electrical discharge caused by a partial discharge (pd). - (6) All pins on each side of the barrier are tied together, creating a two-pin device. - (7) Either method b1 or b2 is used in production. ## 6.9 Safety-Related Certifications (Basic Isolation) | VDE | UL. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN 61010-1 (VDE 0411-1) Clause : 6.4.3 ; 6.7.1.3 ; 6.7.2.1 ;<br>6.7.2.2 ; 6.7.3.4.2 ; 6.8.3.1 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs | | Basic insulation | Single protection | | Certificate number: Pending | File number: Pending | ## 6.10 Safety-Related Certifications (Reinforced Isolation) | VDE | UL | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN IEC 62368-1 (VDE 0868-1),<br>EN IEC 62368-1,<br>IEC 62368-1 Clause : 5.4.3 ; 5.4.4.4 ; 5.4.9 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs | | Reinforced insulation | Single protection | | Certificate number: Pending | File number: Pending | ### 6.11 Safety Limiting Values (D Package) Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|------| | Is | Safety input, output, or supply current | R <sub>θJA</sub> = 116.5°C/W, VDDx = 5.5V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 195 | mA | | Ps | Safety input, output, or total power | R <sub>θJA</sub> = 116.5°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 1070 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum junction temperature. $P_S = I_S \times VDD_{max}$ , where $VDD_{max}$ is the maximum supply voltage for high-side and low-side. ### 6.12 Safety Limiting Values (DWV Package) Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|------|------| | Is | Safety input, output, or supply current | R <sub>θ,JA</sub> = 102.8°C/W, VDDx = 5.5V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 220 | mA | | Ps | Safety input, output, or total power | R <sub>0JA</sub> = 102.8°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 1210 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum junction temperature. $P_S = I_S \times VDD_{max}$ , where $VDD_{max}$ is the maximum supply voltage for high-side and low-side. #### 6.13 Electrical Characteristics minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , VDD1 = 3.0V to 5.5 V, VDD2 = 3.0V to 5.5V, SNSN = GND1, $V_{INP} = -0.1\text{V}$ to 2V (unless otherwise noted); typical specifications are at $T_A = 25^{\circ}\text{C}$ , VDD1 = 5V, and VDD2 = 3.3V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|--------|--------|-------|--------|--|--| | ANALOG | INPUT | | | | | | | | | C <sub>IN</sub> | Input capacitance | | | 2 | | pF | | | | R <sub>INP</sub> | Input impedance | INP pin to GND1 | 0.1 | 1 | | GΩ | | | | I <sub>IB, INP</sub> | Input bias current <sup>(1)</sup> | INP pin, INP = GND1 | -10 | ±3 | 10 | nA | | | | CMTI | Common-mode transient immunity | · | 50 | | | V/ns | | | | ANALOG | OUTPUT | | | | | | | | | | Nominal gain | | | 1 | | V/V | | | | V <sub>CMout</sub> | Output common-mode voltage | | 1.39 | 1.44 | 1.49 | V | | | | V <sub>CLIPout</sub> | Clipping differential output voltage | $V_{OUT} = (V_{OUTP} - V_{OUTN});$<br>$V_{IN} > V_{Clipping}$ | | 2.49 | | V | | | | V <sub>FAILSAFE</sub> | Fail-safe differential output voltage | VDD1 undervoltage, or VDD1 missing | , | -2.6 | -2.5 | V | | | | R <sub>OUT</sub> | Output resistance | OUTP or OUTN | | <0.2 | | Ω | | | | | Output short-circuit current | On OUTP or OUTN, sourcing or sinking, INP = GND1, outputs shorted to either GND2 or VDD2 | | 11 | | mA | | | | DC ACCU | IRACY | | | | | | | | | V <sub>OS</sub> | Input offset voltage <sup>(1)</sup> (2) | T <sub>A</sub> = 25°C | -1 | ±0.2 | 1 | mV | | | | TCV <sub>OS</sub> | Input offset thermal drift <sup>(1)</sup> (2) (4) | | -10 | ±3 | 10 | μV/°C | | | | E <sub>G</sub> | Gain error <sup>(1)</sup> | T <sub>A</sub> = 25°C | -0.25% | ±0.05% | 0.25% | | | | | TCE <sub>G</sub> | Gain error drift <sup>(1) (5)</sup> | | -40 | ±5 | 40 | ppm/°C | | | | | Nonlineartity | | -0.02% | 0.002% | 0.02% | | | | | | Output noise | INP = GND1, BW = 50kHz | | 220 | | μVrms | | | | | Power-supply rejection ratio <sup>(2)</sup> | VDD1 DC PSRR, INP = GND1,<br>VDD1from 3V to 5.5V | | -80 | | | | | | PSRR | | VDD1AC PSRR, INP = GND1,<br>VDD1with 10kHz / 100mV ripple | | -56 | | dB | | | | TORK | Tower-supply rejection ratio | VDD2 DC PSRR, INP = GND1,<br>VDD2 from 3V to 5.5V | | -90 | ЧБ | | | | | | | VDD2 AC PSRR, INP = GND1,<br>VDD2 with 10kHz / 100mV ripple | | -69 | 69 | | | | | AC ACCU | IRACY | | | | | | | | | BW | Output bandwidth | | 100 | 125 | | kHz | | | | THD | Total harmonic distortion <sup>(3)</sup> | $V_{INP} = 2V_{PP}, V_{INP} > 0V,$<br>$f_{IN} = 10kHz$ | | -83 | | dB | | | | SNR | Signal-to-noise ratio | $V_{INP} = 2V_{PP}$ , $f_{INP} = 1kHz$ , $BW = 10kHz$ | 76 | 80 | | dB | | | | SNR Signal-to-noise ratio | | $V_{INP} = 2V_{PP}$ , $f_{INP} = 10$ kHz, BW = 50kHz | | 70 | | | | | | POWER S | SUPPLY | | | | | | | | | I <sub>DD1</sub> | High-side supply current | | | 4.4 | 6.0 | mA | | | | I <sub>DD2</sub> | Low-side supply current | | | 6.2 | 9.0 | mA | | | | VDD1 <sub>UV</sub> | High-side undervoltage detection | VDD1 rising | 2.4 | 2.6 | 2.7 | \/ | | | | יייי טטיי ו | threshold | VDD1 falling | 1.9 | 2.0 | 2.1 | V | | | | VDD2 <sub>UV</sub> | Low-side undervoltage detection | VDD2 rising | 2.4 | 2.6 | 2.7 | V | | | | V DDZUV | threshold | VDD2 falling | 1.9 | 2.0 | 2.1 | V | | | <sup>(1)</sup> The typical value includes one standard deviation (*sigma*) at nominal operating conditions. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> This parameter is input referred. <sup>(3)</sup> THD is the ratio of the rms sum of the amplitudes of first five higher harmonics to the amplitude of the fundamental. - (4) Offset error temperature drift is calculated using the box method, as described by the following equation: TCV<sub>OS</sub> = (Value<sub>MAX</sub> - Value<sub>MIN</sub>) / TempRange - (5) Gain error temperature drift is calculated using the box method, as described by the following equation: $TCE_G(ppm) = (Value_{MAX} Value_{MIN}) / (Value_{(T=25\%)} \times TempRange) \times 10^6$ #### **6.14 Switching Characteristics** over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>r</sub> | Output signal rise time | 10% to 90%, unfiltered output | | 2.6 | | μs | | t <sub>f</sub> | Output signal fall time | 10% to 90%, unfiltered output | | 2.6 | | μs | | | V <sub>INP</sub> to V <sub>OUTx</sub> signal delay (50% – 10%) | Unfiltered output | | 2.4 | | μs | | | V <sub>INP</sub> to V <sub>OUTx</sub> signal delay (50% – 50%) | Unfiltered output | | 3.0 | 3.2 | μs | | | V <sub>INP</sub> to V <sub>OUTx</sub> signal delay (50% – 90%) | Unfiltered output | | 4.2 | | μs | | t <sub>AS</sub> | Analog settling time | AVDD step to 3.0V with DVDD ≥ 3.0V, to V <sub>OUTP</sub> , V <sub>OUTN</sub> valid, 0.1% settling | | 20 | | μs | ## 6.15 Timing Diagram 図 6-1. Rise, Fall, and Delay Time Definition ### **6.16 Insulation Characteristics Curves** 図 6-2. Thermal Derating Curve for Safety-Limiting Current per VDE 図 6-3. Thermal Derating Curve for Safety-Limiting Power per VDE T<sub>A</sub> up to 150°C, stress-voltage frequency = 60Hz, isolation working voltage = 1500V<sub>RMS</sub>, projected operating lifetime ≥50 years 図 6-4. Isolation Capacitor Lifetime Projection ## **6.17 Typical Characteristics** at VDD1 = 5 V, VDD2 = 3.3 V, SNSN = GND1, $f_{IN}$ = 10 kHz, and BW = 100 kHz (unless otherwise noted) ## **6.17 Typical Characteristics (continued)** at VDD1 = 5 V, VDD2 = 3.3 V, SNSN = GND1, $f_{IN}$ = 10 kHz, and BW = 100 kHz (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The AMC0x11D is a precision, galvanically isolated amplifier with a 2V、高インピーダンス入力、固定ゲイン、差動出力. The input stage of the device drives a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator converts the analog input signal into a digital bitstream that is transferred across the isolation barrier that separates the high side from the low side. On the low-side, the received bitstream is processed by a fourth-order analog filter that outputs a differential signal at the OUTP and OUTN pins. This differential output signal is proportional to the input signal. The SiO<sub>2</sub>-based, capacitive isolation barrier supports a high level of magnetic field immunity, as described in the *ISO72x Digital Isolator Magnetic-Field Immunity* application note. The digital modulation used in the AMC0x11D transmits data across the isolation barrier. This modulation, and the isolation barrier characteristics, result in high reliability and high common-mode transient immunity. ### 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Analog Input The high-impedance input buffer on the INP pin feeds a second-order, switched-capacitor, feed-forward $\Delta\Sigma$ modulator. The modulator converts the analog signal into a bitstream that is transferred across the isolation barrier, as described in the *Isolation Channel Signal Transmission* section. There are two restrictions on the analog input signal. First, if the input voltage exceeds the value specified in the *Absolute Maximum Ratings* table, the input current must be limited to 10mA. This limitation is caused by the device input electrostatic discharge (ESD) diodes turning on. Second, linearity and noise performance are specified only when the input voltage is within the linear full-scale range (V<sub>FSR</sub>). V<sub>FSR</sub> is specified in the *Recommended Operating Conditions* table. ### 7.3.2 Isolation Channel Signal Transmission The AMC0x11D uses an on-off keying (OOK) modulation scheme, as shown in $\boxtimes$ 7-1, to transmit the modulator output bitstream across the SiO<sub>2</sub>-based isolation barrier. The transmit driver (TX) as illustrated in the *Functional Block Diagram* transmits an internally generated, high-frequency carrier across the isolation barrier to represent a digital *one*. However, TX does not send a signal to represent a digital *zero*. The nominal frequency of the carrier used inside the AMC0x11D is 480MHz. The receiver (RX) on the other side of the isolation barrier recovers and demodulates the signal and provides the input to the analog filter. The AMC0x11D transmission channel is optimized to achieve the highest level of common-mode transient immunity (CMTI) and the lowest level of radiated emissions. The high-frequency carrier and RX/TX buffer switching cause these emissions. 図 7-1. OOK-Based Modulation Scheme #### 7.3.3 Analog Output The AMC0x11D provides a differential analog output voltage on the OUTP and OUTN pins proportional to the input voltage. For input voltages in the range from $V_{FSR, MIN}$ to $V_{FSR, MAX}$ , the device has a linear response with an output voltage equal to: $$V_{OUT} = V_{IN} = (V_{INP} - V_{SNSN}) \tag{1}$$ At zero input, both pins output the same common-mode output voltage $V_{CMout}$ , as specified in the *Electrical Characteristics* table. For absolute input voltages greater than $|V_{FSR}|$ but less than $|V_{Clipping}|$ , the differential output voltage continues to increase in magnitude, but with reduced linearity performance. The outputs saturate at a differential output voltage of $V_{CLIPout}$ , as shown in $\boxtimes$ 7-2, if the input voltage exceeds the $V_{Clipping}$ value. 図 7-2. Input to Output Transfer Curve of the AMC0x11D The AMC0x11D output offers a fail-safe feature that simplifies diagnostics on a system level. 7-2 shows the behavior in fail-safe mode, in which the AMC0x11D outputs a negative differential output voltage that does not occur under normal operating conditions. The fail-safe output is active: - When the high-side supply VDD1 of the AMC0x11D device is missing - When the high-side supply VDD1 falls below the undervoltage threshold VDD1<sub>IIV</sub> Use the maximum V<sub>FAILSAFE</sub> voltage specified in the *Electrical Characteristics* table as a reference value for fail-safe detection on a system level. #### 7.4 Device Functional Modes The AMC0x11D operates in one of the following states: - OFF-state: The low-side supply (VDD2) is below the VDD2<sub>UV</sub> threshold. The device is not responsive. OUTP と OUTN は Hi-Z 状態です。内部では、OUTP および OUTN は ESD 保護ダイオードによって VDD2 および GND2 にクランプされます。 - Missing high-side supply: The low-side of the device (VDD2) is supplied and within the *Recommended Operating Conditions* section. The high-side supply (VDD1) is below the VDD1<sub>UV</sub> threshold. このデバイスは V<sub>FAILSAFE</sub> 電圧を出力します。 - Analog input overrange (positive full-scale input): VDD1 and VDD2 are within recommended operating conditions but the analog input voltage V<sub>IN</sub> is above the maximum clipping voltage V<sub>Clipping, MAX</sub>. このデバイス は正の V<sub>CLIPout</sub> を出力します。 - Analog input underrange (negative full-scale input): VDD1 and VDD2 are within recommended operating conditions but the analog input voltage V<sub>IN</sub> is below the minimum clipping voltage V<sub>Clipping, MIN</sub>. このデバイスは、不特定の負の差動電圧を出力します。 - Normal operation: VDD1, VDD2, and V<sub>IN</sub> are within the recommended operating conditions. このデバイスは、 入力電圧に比例する差動電圧を出力します。 #### 表 7-1 lists the operating modes. 表 7-1. Device Operational Modes | OPERATING<br>CONDITION | VDD1 | VDD2 | V <sub>IN</sub> | DEVICE<br>RESPONSE | |--------------------------|---------------------------|---------------------------|----------------------------------------------|-----------------------------------------| | OFF | Don't care | VDD2 < VDD2 <sub>UV</sub> | Don't care | OUTPとOUTN は Hi-Z 状態です。内部では、 | | | | | | OUTP および OUTN は ESD 保護ダイオードに | | | | | | よって VDD2 および GND2 にクランプされま | | | | | | す。 | | Missing high-side supply | VDD1 < VDD1 <sub>UV</sub> | Valid <sup>(1)</sup> | Don't care | このデバイスは V <sub>FAILSAFE</sub> 電圧を出力します。 | | Input overrange | Valid <sup>(1)</sup> | Valid <sup>(1)</sup> | V <sub>IN</sub> > V <sub>Clipping, MAX</sub> | このデバイスは正の V <sub>CLIPout</sub> を出力します。 | | Input underrange | Valid <sup>(1)</sup> | Valid <sup>(1)</sup> | V <sub>IN</sub> < V <sub>Clipping, MIN</sub> | このデバイスは、不特定の負の差動電圧を出力します。 | | Normal operation | Valid <sup>(1)</sup> | Valid <sup>(1)</sup> | Valid <sup>(1)</sup> | このデバイスは、入力電圧に比例する差動電圧 を出力します。 | <sup>(1) &</sup>quot;Valid" denotes within the recommended operating conditions. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information Industrial power systems such as motor drives are divided into two or more voltage domains that are galvanically isolated from each other. For example, the high-voltage domain includes the AC grid, DC-link, and power stage for driving the motor. The low-voltage includes the system controller and human interface. The controller must measure the value of the DC-Link voltage while remaining galvanically isolated from the high-voltage side for safety reasons. With the high-impedance input and galvanically isolated output, the AMC0x11D enables this measurement. ## 8.2 Typical Application ☑ 8-1 illustrates a simplified schematic of an AC inverter for a 3-phase motor drive. The AMC0x11D device is used for DC-link voltage sensing. In the power domain, the DC-link voltage is divided down to a 2V level across the bottom resistor (RSNS) of a high-impedance resistive divider. The voltage across RSNS is sensed by the AMC0x11D. The low-side gate driver supply is regulated to a 5V level to power the high-voltage side of the AMC0x11D. In the signal domain, on the opposite side of the isolation barrier, the AMC0x11D outputs a voltage proportional to the DC-link voltage. 図 8-1. Using the AMC0x11D in a Typical Application #### 8.2.1 Design Requirements 表 8-1 lists the parameters for this typical application. 表 8-1. Design Requirements | PARAMETER | VALUE | |---------------------------------------------------------------------|-----------------| | DC-link voltage | 450V (maximum) | | High-side supply voltage | 5V | | Low-side supply voltage | 3.3V | | Maximum resistor operating voltage | 125V | | Voltage drop across the sense resistor (RSNS) for a linear response | 2V (maximum) | | Current through the resistive divider, I <sub>CROSS</sub> | 200μA (maximum) | #### 8.2.2 Detailed Design Procedure The 200µA cross-current requirement at the maximum DC-link voltage (450V) determines that the total impedance of the resistive divider is 2.25M $\Omega$ . The impedance of the resistive divider is dominated by the top portion (shown exemplary as R1 and R2 in $\boxtimes$ 8-1 ) and the voltage drop across RSNS can be neglected for a moment. The maximum allowed voltage drop per unit resistor is specified as 125V; therefore, the minimum number of unit resistors in the top portion of the resistive divider is 450V / 125V $\cong$ 4. The calculated unit value is 2.25M $\Omega$ / 4 = 563k $\Omega$ and the next closest value from the E96 series is 562k $\Omega$ . The sense resistor (RSNS) is sized such that the voltage drop across the resistor at the maximum DC-link voltage (450V) equals the linear full-scale range input voltage (V<sub>FSR</sub>) of the AMC0x11D, which is 2V. This resistance is calculated as RSNS = V<sub>FSR</sub> / (V<sub>DC-link, MAX</sub> - V<sub>FSR</sub>) × R<sub>TOP</sub>, where R<sub>TOP</sub> is the total value of the top resistor string (4 × 562k $\Omega$ = 2.248M $\Omega$ ). RSNS is calculated as 11.3k $\Omega$ and matches a value from the E96 series. 表 8-2 summarizes the design of the resistive divider. 表 8-2. Resistor Value Examples | PARAMETER | VALUE | |-----------------------------------------------------------------|---------| | Unit resistor value, R <sub>TOP</sub> | 562kΩ | | Number of unit resistors in R <sub>TOP</sub> | 4 | | Sense resistor value, RSNS | 11.3kΩ | | Total resistance value (R <sub>TOP</sub> + RSNS) | 2.251ΜΩ | | Resulting current through resistive divider, I <sub>CROSS</sub> | 199.2μΑ | | Resulting full-scale voltage drop across sense resistor RSNS | 2.251V | | Peak power dissipated in R <sub>TOP</sub> unit resistor | 22.3mW | | Total peak power dissipated in resistive divider | 89.6mW | #### 8.2.2.1 Input Filter Design Place a RC filter in front of the device to improve signal-to-noise performance of the signal path. Input noise with a frequency close to the $\Delta\Sigma$ modulator sampling frequency (typically 10MHz) is folded back into the low-frequency range by the modulator. The purpose of the RC filter is to attenuate high-frequency noise below the desired noise level of the measurement. In practice, a cutoff frequency that is two orders of magnitude lower than the modulator frequency yields good results. Most voltage-sensing applications use high-impedance resistive dividers in front of the isolated modulator to scale down the input voltage. In this case, a single capacitor, as shown in $\boxtimes$ 8-2, is sufficient to filter the input signal. For (R1 + R2) >> RSNS, the cut-off frequency of the input filter is 1 / (2 x $\pi$ x RSNS x C5). For example, RSNS =10k $\Omega$ and C5 = 100pF results in a cutoff frequency of 160kHz. 図 8-2. Input Filter #### 8.2.2.2 Differential to Single-Ended Output Conversion Many systems use ADCs with single-ended inputs that cannot be connected directly to the differential output of the AMC0x11D device. $\boxtimes$ 8-3 shows a circuit for converting the differential output signal into a single-ended signal in front of the ADC. For R1 = R3 and R2 = R4, the output voltage equals (R2 / R1) × (V<sub>OUTP</sub> – V<sub>OUTN</sub>) + V<sub>REF</sub>. For C1 = C2 the bandwidth of the filter becomes 1 / (2 × $\pi$ × C1 × R1). Configure the bandwidth of the filter to match the bandwidth requirement of the system. For best linearity, use capacitors with low voltage coefficients such as NP0-type capacitors. For most applications, R1 = R2 = R3 = R4 = 3.3k $\Omega$ and C1 = C2 = 330pF yields good performance. 図 8-3. Connecting the AMC0x11D Output to a Single-Ended Input ADC For more information on the general procedure to design the filtering and driving stages of SAR ADCs, see the 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise and 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power reference guides, available for download at www.ti.com. #### 8.2.3 Application Curve 図 8-4 shows the typical full-scale step response of the AMC0x11D. 図 8-4. Step Response of the AMC0x11D ### 8.3 Best Design Practices Do not leave the analog input (INP pin) of the AMC0x11D unconnected (floating) when the device is powered up. If the device input is left floating, the output of the device is not valid. Do not connect protection diodes to the input (INP pin) of the AMC0x11D. Diode leakage current potentially introduces significant measurement error especially at high temperatures. The input pin is protected against high voltages by the ESD protection circuit and the high impedance of the external resistive divider. ### 8.4 Power Supply Recommendations In a typical application, the high-side power supply (VDD1) for the AMC0x11D is generated from the low-side supply (VDD2) by an isolated DC/DC converter. A low-cost option is based on the push-pull driver SN6501 and a transformer that supports the desired isolation voltage ratings. The AMC0x11D does not require any specific power-up sequencing. The high-side power supply (VDD1) is decoupled with a low-ESR, 100nF capacitor (C1) parallel to a low-ESR, 1μF capacitor (C2). The low-side power supply (VDD2) is equally decoupled with a low-ESR, 100nF capacitor (C3) parallel to a low-ESR, 1μF capacitor (C4). Place all four capacitors (C1, C2, C3, and C4) as close to the device as possible. $\boxtimes$ 8-5 shows a decoupling diagram for the AMC0x11D. 図 8-5. Decoupling of the AMC0x11D Capacitors must provide adequate *effective* capacitance under the applicable DC bias conditions experienced in the application. Multilayer ceramic capacitors (MLCC) typically exhibit only a fraction of the nominal capacitance under real-world conditions. Consider this factor when selecting these capacitors. This issue is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection. #### 8.5 Layout #### 8.5.1 Layout Guidelines The *Layout* section details a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the AMC0x11D supply pins). This example also depicts the placement of other components required by the device. ### 8.5.2 Layout Example ## 9 Device and Documentation Support #### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Isolation Glossary application report - Texas Instruments, Semiconductor and IC Package Thermal Metrics application report - Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application report - Texas Instruments, TLV900x Low-Power, RRIO, 1-MHz Operational Amplifier for Cost-Sensitive Systems data sheet - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet - Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide - Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide - Texas Instruments, Isolated Amplifier Voltage Sensing Excel Calculator design tool ## 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |---------------|----------|-----------------| | December 2024 | * | Initial Release | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. English Data Sheet: SBASAR3 www.ti.com 16-Dec-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | AMC0311DDWVR | ACTIVE | SOIC | DWV | 8 | 1000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | AMC0311D | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF AMC0311D: ## **PACKAGE OPTION ADDENDUM** www.ti.com 16-Dec-2024 • Automotive : AMC0311D-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOIC NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated