SNVSBC0C
September 2020 – December 2021
TPS542A50
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Enable and Adjustable Undervoltage Lockout
7.3.2
Input and VREG Undervoltage Lockout Protection
7.3.3
Voltage Reference and Setting the Output Voltage
7.3.4
Remote Sense Function
7.3.5
Switching Frequency
7.3.6
Voltage Control Mode Internal Compensation
7.3.7
Soft Start and Prebiased Output Start-up
7.3.8
Power Good
7.3.9
Overvoltage and Undervoltage Protection
7.3.10
Overcurrent Protection
7.3.11
High-Side FET Throttling
7.3.12
Overtemperature Protection
7.4
Device Functional Modes
7.4.1
Pulse-Frequency Modulation Eco-mode Light Load Operation
7.4.2
Forced Continuous-Conduction Mode
7.4.3
Soft Start
7.5
Programming
7.5.1
I2C Address Selection
7.5.2
Powering Device Into Programming Mode
7.5.3
Device Configuration
7.5.4
Output Voltage Adjustment
7.6
Pin-Strap Programming
7.7
Register Maps
7.7.1
ID Register (Offset = 0x0) [reset = 0x21]
7.7.2
STATUS Register (Offset = 0x1) [reset = 0x0]
7.7.3
VOUT_ADJ1 Register (Offset = 0x2) [reset = 0x0]
7.7.4
VOUT_ADJ2 Register (Offset = 0x3) [reset = 0x0]
7.7.5
CONFIG1 Register (Offset = 0x4) [reset = 0x0B]
7.7.6
CONFIG2 Register (Offset = 0x5) [reset = 0x2D]
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Full Analog Configuration
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
Custom Design With WEBENCH® Tools
8.2.1.2.2
Output Voltage Calculation
8.2.1.2.3
Switching Frequency Selection
8.2.1.2.4
Inductor Selection
8.2.1.2.5
Input Capacitor Selection
8.2.1.2.6
Bootstrap Capacitor Selection
8.2.1.2.7
R-C Snubber and VIN Pin High-Frequency Bypass
8.2.1.2.8
Output Capacitor Selection
8.2.1.2.9
Response to a Load Transient
8.2.1.2.10
Pin-Strap Setting
8.2.1.3
Application Curves
8.2.1.4
Typical Application Circuits
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Device Support
11.1.1
Development Support
11.1.1.1
Fusion Digital Power™ Designer Tool
11.1.1.2
Custom Design With WEBENCH® Tools
11.2
Receiving Notification of Documentation Updates
11.3
Support Resources
11.4
Trademarks
11.5
Electrostatic Discharge Caution
11.6
Glossary
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RJM|33
MPQF490B
Thermal pad, mechanical data (Package|Pins)
Orderable Information
snvsbc0c_oa
snvsbc0c_pm
1
Features
Integrated 9.1-mΩ and 2.6-mΩ MOSFETs support up to 15-A output current
0.5-V to 5.5-V output voltage range
Fixed-frequency voltage control mode with selectable internal compensation
Seven selectable frequency settings from 400 kHz to 2.2 MHz
Synchronizes to an external clock
Fully differential remote sense
Device configurable by analog pinstrap resistors or through I
2
C interface
V
OUT
adjustment with controlled slew rate through I
2
C from –20% to +10% in 0.028% steps
Six selectable overcurrent limits, four soft-start slew rates, and two I
2
C addresses
Monotonic start-up into pre-biased outputs
EN pin allowing for adjustable input UVLO
Power good indicator
17-µA typical shutdown quiescent current draw
Selectable FCCM or PFM for light load efficiency
–40 to +150°C operating junction temperature
4-mm × 4.5-mm VQFN package
Create a custom design using the TPS542A50 with the
WEBENCH®
Power Designer