SNAS811
July 2020 – May
CDCE6214
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Application Example CDCE6214
4
Revision History
5
Description (cont.)
6
Pin Configuration and Functions
Pin Functions G = Ground, P = Power I = Input, I/O = Input/Output, O = Output I, RPUPD = Input with Resistive Pull-up and Pull-down I, RPU = Input with Resistive Pull=up I/O, RPU = Input/Output with resistive pull-up
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
EEPROM Characteristics
7.6
Reference Input, Single-Ended Characteristics
7.7
Reference Input, Differential Characteristics
7.8
Reference Input, Crystal Mode Characteristics
7.9
General-Purpose Input Characteristics
7.10
Triple Level Input Characteristics
7.11
Logic Output Characteristics
7.12
Phase Locked Loop Characteristics
7.13
Closed-Loop Output Jitter Characteristics
7.14
Input and Output Isolation
7.15
Buffer Mode Characteristics
7.16
PCIe Spread Spectrum Generator
7.17
LVCMOS Output Characteristics
7.18
LP-HCSL Output Characteristics
7.19
LVDS Output Characteristics
7.20
Output Synchronization Characteristics
7.21
Power-On Reset Characteristics
7.22
I2C-Compatible Serial Interface Characteristics
7.23
Timing Requirements, I2C-Compatible Serial Interface
7.24
Power Supply Characteristics
7.25
Typical Characteristics
8
Parameter Measurement Information
8.1
Reference Inputs
8.2
Outputs
8.3
Serial Interface
8.4
PSNR Test
8.5
Clock Interfacing and Termination
8.5.1
Reference Input
8.5.2
Outputs
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Reference Block
9.3.1.1
Zero Delay Mode, Internal and External Path
9.3.2
Phase-Locked Loop (PLL)
9.3.2.1
PLL Configuration and Divider Settings
9.3.2.2
Spread Spectrum Clocking
9.3.2.3
Digitally-Controlled Oscillator/ Frequency Increment and Decrement - Serial Interface Mode and GPIO Mode
9.3.3
Clock Distribution
9.3.3.1
Glitchless Operation
9.3.3.2
Divider Synchronization
9.3.3.3
Global and Individual Output Enable
9.3.4
Power Supplies and Power Management
9.3.5
Control Pins
9.4
Device Functional Modes
9.4.1
Operation Modes
9.4.1.1
Fall-Back Mode
9.4.1.2
Pin Mode
9.4.1.3
Serial Interface Mode
9.5
Programming
9.5.1
I2C Serial Interface
9.5.2
EEPROM
9.5.2.1
EEPROM - Cyclic Redundancy Check
9.5.2.2
Recommended Programming Procedure
9.5.2.3
EEPROM Access
9.5.2.3.1
Register Commit Flow
9.5.2.3.2
Direct Access Flow
9.5.2.4
Register Bits to EEPROM Mapping
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.3
Application Curves
11
Power Supply Recommendations
11.1
Power-Up Sequence
11.2
Decoupling
12
Layout
12.1
Layout Guidelines
12.2
Layout Examples
13
Device and Documentation Support
13.1
Device Support
13.1.1
Development Support
13.1.2
Device Nomenclature
13.2
Receiving Notification of Documentation Updates
13.3
Support Resources
13.4
Trademarks
13.5
Electrostatic Discharge Caution
13.6
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGE|24
MPQF124G
Thermal pad, mechanical data (Package|Pins)
RGE|24
QFND593
Orderable Information
snas811_oa
snas811_pm
1
Features
Configurable high performance, low-power, frac-N PLL with RMS jitter with spurs (12 kHz – 20 MHz, F
out
> 100 MHz) as:
Integer mode:
Differential output: 350 fs typical, 600 fs maximum
LVCMOS output: 1.05 ps typical, 1.5 ps maximum
Fractional mode:
Differential output: 1.7 ps typical, 2.1 ps maximum
LVCMOS output: 2.0 ps typical, 4.0 ps maximum
Supports PCIe Gen1/2/3/4 with SSC and Gen 1/2/3/4/5 without SSC
2.335-GHz to 2.625-GHz internal VCO
Typical power consumption: 65 mA for 4-output channel, 23 mA for 1-output channel.
Universal clock input, two reference inputs for redundancy
Differential AC-coupled or LVCMOS: 10 MHz to 200 MHz
Crystal: 10 MHz to 50 MHz
Flexible output clock distribution
4 channel dividers: Up to 5 unique output frequencies from 24 kHz to 328.125 MHz
Combination of LVDS-like, LP-HCSL or LVCMOS outputs on OUT0 – OUT4 pins
Glitchless output divider switching and output channel synchronization
Individual output enable through GPIO and register
Frequency margining options
DCO mode: frequency increment/decrement with 10ppb or less step-size
Fully-integrated, configurable loop bandwidth: 100 kHz to 1.6 MHz
Single or mixed supply for level translation: 1.8 V/2.5 V/3.3 V
Configurable GPIOs and flexible configuration options
I
2
C-compatible interface: up to 400 kHz
Integrated EEPROM with two pages and external select pin. In-situ programming allowed.
Supports 100-Ω systems
Low electromagnetic emissions
Small footprint: 24-pin VQFN (4 mm × 4 mm)