SLAS669E
September 2010 – may 2020
ADS5400-SP
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Block Diagram
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Timing Characteristics
6.8
Interleaving Adjustments
6.9
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Input Configuration
7.3.2
Voltage Reference
7.3.3
Analog Input Over-Range Recovery Error
7.3.4
Clock Inputs
7.3.5
Over Range
7.3.6
Data Scramble
7.3.7
Test Patterns
7.3.8
Die Identification and Revision
7.3.9
Die Temperature Sensor
7.3.10
Interleaving
7.3.10.1
Gain Adjustment
7.3.10.2
Offset Adjustment
7.3.10.3
Input Clock Coarse Phase Adjustment
7.3.10.4
Input Clock Fine Phase Adjustment
7.4
Device Functional Modes
7.4.1
Output Bus and Clock Options
7.4.2
Reset and Synchronization
7.4.3
LVDS
7.5
Programming
7.5.1
Serial Interface
Table 2.
Instruction Byte of the Serial Interface
7.6
Serial Register Map
7.6.1
Description of Serial Registers
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Clocking Source for ADS5400-SP
8.2.2.2
Amplifier Selection
8.2.3
Application Curve
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Device Support
11.1.1
Device Nomenclature
11.1.1.1
Definition of Specifications
11.2
Documentation Support
11.3
Receiving Notification of Documentation Updates
11.4
Support Resources
11.5
Trademarks
11.6
Electrostatic Discharge Caution
11.7
Glossary
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
HFS|100
MCQF018C
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slas669e_oa
slas669e_pm
1
Features
1-GSPS sample rate
12-Bit resolution
2.1 GHz input bandwidth
SFDR = 65 dBc at 1.2 GHz
SNR = 57 dBFS at 1.2 GHZ
7 Clock cycle latency
Interleave friendly: internal adjustments for gain, phase and offset
1.5 - 2 V
PP
Differential input voltage, programmable
LVDS-compatible outputs, 1 or 2 bus options
Total power dissipation: 2.2 W
On-chip analog buffer
100-pin ceramic nonconductive tie-bar package
Military temperature range
(–55°C to 125°C T
case
)
Processed per internal QML class V assembly/test flow
QML class V qualified, SMD 5962-09240