SBAS778B
June 2017 – August 2019
ADS1287
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Functional Block Diagram
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Switching Characteristics
6.8
Typical Characteristics
7
Parameter Measurement Information
7.1
Noise Performance
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Analog Input and Multiplexer
8.3.2
Programmable Gain Amplifier (PGA)
8.3.3
Modulator
8.3.3.1
Modulator Overrange
8.3.4
Voltage Reference Inputs (REFP, REFN)
8.3.5
Digital Filter
8.3.5.1
Sinc Filter Stage
8.3.5.2
FIR Filter Stage
8.3.5.3
Group Delay and Step Response
8.3.5.3.1
Linear Phase Response
8.3.5.3.2
Minimum Phase Response
8.3.5.4
HPF Stage
8.3.6
Reset (RESET Pin and Reset Command)
8.3.7
Master Clock Input (CLK)
8.4
Device Functional Modes
8.4.1
Operational Mode
8.4.2
Chop Mode
8.4.3
Offset
8.4.4
Power-Down Mode
8.4.5
Standby Mode
8.4.6
Synchronization
8.4.6.1
Pulse-Sync Mode
8.4.6.2
Continuous-Sync Mode
8.4.7
Reading Data
8.4.7.1
Read-Data-Continuous Mode (RDATAC)
8.4.7.2
Stop-Read-Data-Continuous-Mode (SDATAC)
8.4.8
Conversion Data Format
8.4.9
Offset and Full-Scale Calibration Registers
8.4.9.1
OFC[2:0] Registers
8.4.9.2
FSC[2:0] Registers
8.4.10
Calibration Command
8.4.10.1
OFSCAL Command
8.4.10.2
GANCAL Command
8.4.11
User Calibration
8.5
Programming
8.5.1
Serial Interface
8.5.1.1
Chip Select (CS)
8.5.1.2
Serial Clock (SCLK)
8.5.1.3
Data Input (DIN)
8.5.1.4
Data Output (DOUT)
8.5.1.5
Serial Interface Timeout
8.5.1.6
Data Ready (DRDY)
8.5.2
Commands
8.5.2.1
WAKEUP: Wake Up Command
8.5.2.2
STANDBY: Standby Mode Command
8.5.2.3
SYNC: Synchronize ADC Conversions
8.5.2.4
RESET: Reset Command
8.5.2.5
RDATAC: Read Data Continuous Mode Command
8.5.2.6
SDATAC: Stop Read Data Continuous Mode Command
8.5.2.7
RDATA: Read Data Command
8.5.2.8
RREG: Read Register Data Command
8.5.2.9
WREG: Write Register Data Command
8.5.2.10
OFSCAL: Offset Calibration Command
8.5.2.11
GANCAL: Gain Calibration Command
8.6
Register Map
8.6.1
Register Descriptions
8.6.1.1
ID/CFG: ID, Configuration Register (address = 00h) [reset = x0h]
Table 22.
ID/CFG Register Field Descriptions
8.6.1.2
CONFIG0: Configuration Register 0 (address = 01h) [reset = 52h]
Table 23.
CONFIG0 Register Field Descriptions
8.6.1.3
CONFIG1: Configuration Register 1 (address = 02h) [reset = 08h]
Table 24.
CONFIG1 Register Field Descriptions
8.6.1.4
High-Pass Filter Corner Frequency (HPFx) Registers (address = 03h, 04h) [reset = 32h, 03h]
Table 25.
HPF0, HPF1 Registers Field Description
8.6.1.5
Offset Calibration (OFCx) Registers (address = 05h, 06h, 07h) [reset = 00h, 00h, 00h]
Table 26.
OFC0, OFC1, OFC2 Registers Field Description
8.6.1.6
Full-Scale Calibration (FSCx) Registers (address = 08h, 09h, 0Ah) [reset = 00h, 00h, 40h]
Table 27.
FSC0, FSC1, FSC2 Registers Field Description
9
Application and Implementation
9.1
Application Information
9.2
Typical Applications
9.2.1
Geophone Application
9.2.2
Digital Interface
9.3
Initialization Set Up
10
Power Supply Recommendations
10.1
Analog Power Supplies
10.2
Digital Power Supply
10.3
Power-Supply Sequence
11
Layout
11.1
Layout Guidelines
12
Device and Documentation Support
12.1
Receiving Notification of Documentation Updates
12.2
Community Resources
12.3
Trademarks
12.4
Electrostatic Discharge Caution
12.5
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RHF|24
MPQF137H
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sbas778b_oa
sbas778b_pm
1
Features
Selectable Operating Modes
High-Resolution Mode:
SNR: 113 dB (1000 SPS, Gain = 1)
Power: 4.5 mW
Low-Power Mode:
SNR: 110 dB (1000 SPS, Gain = 1)
Power: 2.4 mW
THD: –115 dB
CMRR: 115 dB
High-Impedance CMOS PGA
Gains 1, 2, 4, 8, and 16
Data Rates: 62.5 SPS to 1000 SPS
Flexible Digital Filter:
Sinc + FIR + IIR (Selectable)
Linear and Minimum Phase Response
Programmable High-Pass Filter
Offset and Gain Calibration
Synchronization Control
SPI-Compatible Interface
Analog Power Supply: 5 V or ±2.5 V
Digital Power Supply: 2.5 V to 3.3 V