SLUSB72D March   2013  – April 2021 UCD3138064

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Functional Block Diagram
  5. Revision History
  6. Device Options
    1. 6.1 Device Comparison Table
    2. 6.2 Product Selection Matrix
  7. Pin Configuration and Functions
    1. 7.1 Pin Diagrams
    2. 7.2 Pin Functions
  8. Specifications
    1. 8.1  Absolute Maximum Ratings (1)
    2. 8.2  Handling Ratings
    3. 8.3  Recommended Operating Conditions
    4. 8.4  Thermal Information
    5. 8.5  Electrical Characteristics
    6. 8.6  Timing Characteristics
    7. 8.7  PMBus/SMBus/I2C Timing
    8. 8.8  Power On Reset (POR) / Brown Out Reset (BOR)
    9. 8.9  Typical Clock Gating Power Savings
    10. 8.10 Typical Characteristics
  9. Detailed Description
    1. 9.1 Overview
      1. 9.1.1 ARM Processor
      2. 9.1.2 Memory
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1  System Module
        1. 9.3.1.1 Address Decoder (DEC)
        2. 9.3.1.2 Memory Management Controller (MMC)
        3. 9.3.1.3 System Management (SYS)
        4. 9.3.1.4 Central Interrupt Module (CIM)
      2. 9.3.2  Peripherals
        1. 9.3.2.1 Digital Power Peripherals
          1. 9.3.2.1.1 Front End
          2. 9.3.2.1.2 DPWM Module
          3. 9.3.2.1.3 DPWM Events
          4. 9.3.2.1.4 High Resolution DPWM
          5. 9.3.2.1.5 Over Sampling
          6. 9.3.2.1.6 DPWM Interrupt Generation
          7. 9.3.2.1.7 DPWM Interrupt Scaling/Range
      3. 9.3.3  Automatic Mode Switching
        1. 9.3.3.1 Phase Shifted Full Bridge Example
        2. 9.3.3.2 LLC Example
        3. 9.3.3.3 Mechanism For Automatic Mode Switching
      4. 9.3.4  DPWMC, Edge Generation, Intramux
      5. 9.3.5  Filter
        1. 9.3.5.1 Loop Multiplexer
        2. 9.3.5.2 Fault Multiplexer
      6. 9.3.6  Communication Ports
        1. 9.3.6.1 SCI (UART) Serial Communication Interface
        2. 9.3.6.2 PMBUS/I2C
        3. 9.3.6.3 SPI
      7. 9.3.7  Real Time Clock
      8. 9.3.8  Timers
        1. 9.3.8.1 24-Bit Timer
        2. 9.3.8.2 16-Bit PWM Timers
        3. 9.3.8.3 Watchdog Timer
      9. 9.3.9  General Purpose ADC12
      10. 9.3.10 Miscellaneous Analog
      11. 9.3.11 Brownout
      12. 9.3.12 Global I/O
      13. 9.3.13 Temperature Sensor Control
      14. 9.3.14 I/O Mux Control
      15. 9.3.15 Current Sharing Control
      16. 9.3.16 Temperature Reference
    4. 9.4 Device Functional Modes
      1. 9.4.1 DPWM Modes Of Operation
        1. 9.4.1.1 Normal Mode
        2. 9.4.1.2 Phase Shifting
        3. 9.4.1.3 DPWM Multiple Output Mode
        4. 9.4.1.4 DPWM Resonant Mode
      2. 9.4.2 Triangular Mode
      3. 9.4.3 Leading Edge Mode
    5. 9.5 Memory
      1. 9.5.1 Register Maps
        1. 9.5.1.1 CPU Memory Map and Interrupts
          1. 9.5.1.1.1 Memory Map (After Reset Operation)
          2. 9.5.1.1.2 Memory Map (Normal Operation)
          3. 9.5.1.1.3 Memory Map (System and Peripherals Blocks)
        2. 9.5.1.2 Boot ROM
        3. 9.5.1.3 Customer Boot Program
        4. 9.5.1.4 Flash Management
        5. 9.5.1.5 Synchronous Rectifier MOSFET Ramp and IDE Calculation
  10. 10Applications and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1 PCMC (Peak Current Mode Control) PSFB (Phase Shifted Full Bridge) Hardware Configuration Overview
        2. 10.2.2.2 DPWM Initialization for PSFB
          1. 10.2.2.2.1 DPWM Synchronization
        3. 10.2.2.3 Fixed Signals to Bridge
        4. 10.2.2.4 Dynamic Signals to Bridge
        5. 10.2.2.5 System Initialization for PCM
          1. 10.2.2.5.1 Use of Front Ends and Filters in PSFB
          2. 10.2.2.5.2 Peak Current Detection
          3. 10.2.2.5.3 Peak Current Mode (PCM)
      3. 10.2.3 Application Curves
  11. 11Power Supply Recommendations
    1. 11.1 Introduction To Power Supply and Layout Recommendations
    2. 11.2 3.3-V Supply Pins
    3. 11.3 Recommendation for V33 Ramp up Slew Rate for UCD3138 and UCD3138064
    4. 11.4 Recommendation for RC Time Constant of RESET Pin for UCD3138 and UCD3138064
  12. 12Layout
    1. 12.1 Layout Guidelines
      1. 12.1.1 EMI and EMC Mitigation Guidelines
      2. 12.1.2 BP18 Pin
      3. 12.1.3 Additional Bias Guidelines
      4. 12.1.4 UART Communication Port
    2. 12.2 Layout Example
      1. 12.2.1 UCD3138 and UCD3138064 40 Pin
      2. 12.2.2 UCD3138 and UCD3138064 64 Pin
  13. 13Device and Documentation Support
    1. 13.1 Device Support
    2. 13.2 Documentation Support
      1. 13.2.1 Related Documentation
    3. 13.3 Trademarks
    4. 13.4 Electrostatic Discharge Caution
    5. 13.5 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Features

  • 64 kB program flash derivative of UCD3138 family
    • 2-32 kB program flash memory banks
    • Supports execution from 1 bank, while programming another
    • Capability to update firmware without shutting down the power supply
    • Additional communication ports compared to the UCD3138 (+1 SPI, +1 I2C)
    • RGC and RJA packages pin-to-pin compatible with UCD3138 (SLUSAP2B). Section 6.1
  • Digital control of up to 3 independent feedback Loops
    • Dedicated PID based hardware
    • 2-pole/2-zero configurable, non-linear control
  • Up to 16-MHz error A/D converter (EADC)
    • Configurable resolution (min: 1 mV/LSB)
    • Up to 8x oversampling and adaptive trigger positioning
    • Hardware based averaging (up to 8x)
    • 14-bit effective DAC
  • Up to 8 high resolution digital pulse width modulated (DPWM) outputs
    • 250-ps pulse width resolution
    • 4-ns frequency and phase resolution
    • Adjustable phase shift and dead-bands
    • Cycle-by-cycle duty cycle matching
    • Up to 2-MHz switching frequency
  • Configurable trailing, leading and triangular modulation
  • Configurable feedback control
    • Voltage, average current and peak current mode control
    • Constant current, constant power
  • Configurable FM, phase shift modulation and PWM
  • Fast, Automatic and smooth mode switching
    • Frequency modulation and PWM
    • Phase shift modulation and PWM
  • High efficiency and light load management
    • Burst mode and ideal diode emulation
    • Synchronous rectifier soft on and off
    • Low device standby power
  • Primary side voltage sensing
  • Flux and phase current balancing for non-peak current mode control applications
  • Current share
  • Feature rich fault protection options
    • 7 analog and 4 digital domparators,
    • Cycle-by-cycle current limiting
    • Programmable blanking time and fault counting
    • External fault inputs
  • Synchronization of DPWM waveforms between multiple UCD3138 family devices
  • 14-channel, 12-bit, 267-ksps general purpose ADC with integrated
    • Programmable averaging filters
    • Dual sample and hold
  • Internal temperature sensor
  • Fully programmable high-performance 31.25-MHz, 32-bit ARM7TDMI-S processor
    • 64-kB program flash (2-32-kB banks)
    • 2-kB data flash with ECC
    • 4-kB data RAM
    • 8-kB boot ROM enables firmware bootload
  • Communication Peripherals
    • 1 - I2C/PMBus, 1 - I2C (master mode only)
    • 2 - UARTs
    • 1 - SPI
  • Timer capture with selectable input pins
  • Built in watchdog: BOD and POR
  • 64-pin QFN, and 40-pin QFN packages
  • Operating temperature: –40°C to 125°C
  • Fusion digital power studio GUI support