SLUSCE9B
June 2017 – March 2020
UCC27712
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Simplified Schematic
Typical Propagation Delay Comparison
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Dynamic Electrical Characteristics
6.7
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
VDD and Under Voltage Lockout
7.3.2
Input and Output Logic Table
7.3.3
Input Stage
7.3.4
Output Stage
7.3.5
Level Shift
7.3.6
Low Propagation Delays and Tightly Matched Outputs
7.3.7
Parasitic Diode Structure
7.4
Device Functional Modes
7.4.1
Minimum Input Pulse Operation
7.4.2
Output Interlock and Dead Time
7.4.3
Operation Under 100% Duty Cycle Condition
7.4.4
Operation Under Negative HS Voltage Condition
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Selecting HI and LI Low Pass Filter Components (RHI, RLI, CHI, CLI)
8.2.2.2
Selecting Bootstrap Capacitor (CBOOT)
8.2.2.3
Selecting VDD Bypass/Holdup Capacitor (CVDD) and Rbias
8.2.2.4
Selecting Bootstrap Resistor (RBOOT)
8.2.2.5
Selecting Gate Resistor RON/ROFF
8.2.2.6
Selecting Bootstrap Diode
8.2.2.7
Estimate the UCC27712 Power Losses (PUCC27712)
8.2.2.8
Estimating Junction Temperature
8.2.2.9
Operation With IGBT's
8.2.3
Application Curves
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Documentation Support
11.1.1
Related Documentation
11.2
Related Links
11.3
Community Resources
11.4
Trademarks
11.5
Electrostatic Discharge Caution
11.6
Glossary
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
D|8
MSOI002K
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slusce9b_oa
1
Features
High-side and low-side configuration
Dual inputs with output interlock and 150-ns deadtime
Fully operational up to 620-V, 700-V absolute maximum on HB pin
10-V to 20-V VDD recommended range
Peak output current 2.8-A sink, 1.8-A source
dv/dt immunity of 50 V/ns
Logic operational up to –11 V on HS pin
Negative voltage tolerance on inputs of –5 V
Large negative transient safe operating area
UVLO protection for both channels
Small propagation delay (100-ns typical)
Delay matching (12-ns typical)
Floating channel designed for bootstrap operation
Low quiescent current
TTL and CMOS compatible inputs
Industry standard SOIC-8 package
All parameters specified over temperature range, –40 °C to +125 °C