SLDS187A
October 2018 – December 2019
TPS65216
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Simplified Schematic
2
Revision History
3
Pin Configuration and Functions
3.1
Pin Functions
Pin Functions
4
Specifications
4.1
Absolute Maximum Ratings
4.2
ESD Ratings
4.3
Recommended Operating Conditions
4.4
Thermal Information
4.5
Electrical Characteristics
4.6
Timing Requirements
4.7
Typical Characteristics
5
Detailed Description
5.1
Overview
5.2
Functional Block Diagram
5.3
Feature Description
5.3.1
Wake-Up and Power-Up and Power-Down Sequencing
5.3.1.1
Power-Up Sequencing
5.3.1.2
Power-Down Sequencing
5.3.1.3
Strobe 1 and Strobe 2
5.3.1.4
Supply Voltage Supervisor and Power-Good (PGOOD)
5.3.1.5
Internal LDO (INT_LDO)
5.3.1.6
Current Limited Load Switch
5.3.1.7
LDO1
5.3.1.8
UVLO
5.3.1.9
Power-Fail Comparator
5.3.1.10
DCDC3 and DCDC4 Power-Up Default Selection
5.3.1.11
I/O Configuration
5.3.1.11.1
Using GPIO2 as Reset Signal to DCDC1 and DCDC2
5.3.1.12
Push Button Input (PB)
5.3.1.12.1
Signaling PB-Low Event on the nWAKEUP Pin
5.3.1.12.2
Push Button Reset
5.3.1.13
AC_DET Input (AC_DET)
5.3.1.14
Interrupt Pin (INT)
5.3.1.15
I2C Bus Operation
5.4
Device Functional Modes
5.4.1
Modes of Operation
5.4.2
OFF
5.4.3
ACTIVE
5.4.4
SUSPEND
5.4.5
RESET
5.5
Register Maps
5.5.1
Password Protection
5.5.2
FLAG Register
5.5.3
TPS65216 Registers
5.5.3.1
CHIPID Register (subaddress = 0x00) [reset = 0x05]
Table 5-7
CHIPID Register Field Descriptions
5.5.3.2
INT1 Register (subaddress = 0x01) [reset = 0x00]
Table 5-8
INT1 Register Field Descriptions
5.5.3.3
INT2 Register (subaddress = 0x02) [reset = 0x00]
Table 5-9
INT2 Register Field Descriptions
5.5.3.4
INT_MASK1 Register (subaddress = 0x03) [reset = 0x00]
Table 5-10
INT_MASK1 Register Field Descriptions
5.5.3.5
INT_MASK2 Register (subaddress = 0x04) [reset = 0x00]
Table 5-11
INT_MASK2 Register Field Descriptions
5.5.3.6
STATUS Register (subaddress = 0x05) [reset = 00XXXXXXb]
Table 5-12
STATUS Register Field Descriptions
5.5.3.7
CONTROL Register (subaddress = 0x06) [reset = 0x00]
Table 5-13
CONTROL Register Field Descriptions
5.5.3.8
FLAG Register (subaddress = 0x07) [reset = 0x00]
Table 5-14
FLAG Register Field Descriptions
5.5.3.9
PASSWORD Register (subaddress = 0x10) [reset = 0x00]
Table 5-15
PASSWORD Register Field Descriptions
5.5.3.10
ENABLE1 Register (subaddress = 0x11) [reset = 0x00]
Table 5-16
ENABLE1 Register Field Descriptions
5.5.3.11
ENABLE2 Register (subaddress = 0x12) [reset = 0x00]
Table 5-17
ENABLE2 Register Field Descriptions
5.5.3.12
CONFIG1 Register (subaddress = 0x13) [reset = 0x4C]
Table 5-18
CONFIG1 Register Field Descriptions
5.5.3.13
CONFIG2 Register (subaddress = 0x14) [reset = 0xC0]
Table 5-19
CONFIG2 Register Field Descriptions
5.5.3.14
CONFIG3 Register (subaddress = 0x15) [reset = 0x0]
Table 5-20
CONFIG3 Register Field Descriptions
5.5.3.15
DCDC1 Register (offset = 0x16) [reset = 0x99]
Table 5-21
DCDC1 Register Field Descriptions
5.5.3.16
DCDC2 Register (subaddress = 0x17) [reset = 0x99]
Table 5-22
DCDC2 Register Field Descriptions
5.5.3.17
DCDC3 Register (subaddress = 0x18) [reset = 0x8C]
Table 5-23
DCDC3 Register Field Descriptions
5.5.3.18
DCDC4 Register (subaddress = 0x19) [reset = 0xB2]
Table 5-24
DCDC4 Register Field Descriptions
5.5.3.19
SLEW Register (subaddress = 0x1A) [reset = 0x06]
Table 5-25
SLEW Register Field Descriptions
5.5.3.20
LDO1 Register (subaddress = 0x1B) [reset = 0x1F]
Table 5-26
LDO1 Register Field Descriptions
5.5.3.21
SEQ1 Register (subaddress = 0x20) [reset = 0x00]
Table 5-27
SEQ1 Register Field Descriptions
5.5.3.22
SEQ2 Register (subaddress = 0x21) [reset = 0x00]
Table 5-28
SEQ2 Register Field Descriptions
5.5.3.23
SEQ3 Register (subaddress = 0x22) [reset = 0x98]
Table 5-29
SEQ3 Register Field Descriptions
5.5.3.24
SEQ4 Register (subaddress = 0x23) [reset = 0x75]
Table 5-30
SEQ4 Register Field Descriptions
5.5.3.25
SEQ5 Register (subaddress = 0x24) [reset = 0x12]
Table 5-31
SEQ5 Register Field Descriptions
5.5.3.26
SEQ6 Register (subaddress = 0x25) [reset = 0x63]
Table 5-32
SEQ6 Register Field Descriptions
5.5.3.27
SEQ7 Register (subaddress = 0x26) [reset = 0x03]
Table 5-33
SEQ7 Register Field Descriptions
6
Application and Implementation
6.1
Application Information
6.2
Typical Application
6.2.1
Design Requirements
6.2.2
Detailed Design Procedure
6.2.2.1
Output Filter Design
6.2.2.2
Inductor Selection for Buck Converters
6.2.2.3
Output Capacitor Selection
6.2.3
Application Curves
7
Power Supply Recommendations
8
Layout
8.1
Layout Guidelines
8.2
Layout Example
9
Device and Documentation Support
9.1
Device Support
9.1.1
Third-Party Products Disclaimer
9.2
Documentation Support
9.2.1
Related Documentation
9.3
Receiving Notification of Documentation Updates
9.4
Support Resources
9.5
Trademarks
9.6
Electrostatic Discharge Caution
9.7
Glossary
10
Mechanical, Packaging, and Orderable Information
10.1
Package Option Addendum
10.1.1
Packaging Information
10.1.2
Tape and Reel Information
Package Options
Mechanical Data (Package|Pins)
RSL|48
MPQF193A
Thermal pad, mechanical data (Package|Pins)
RSL|48
QFND155N
Orderable Information
slds187a_oa
slds187a_pm
1
Device Overview